s-93a86a Seiko Instruments Inc., s-93a86a Datasheet - Page 8

no-image

s-93a86a

Manufacturer Part Number
s-93a86a
Description
Cmos Serial E2prom
Manufacturer
Seiko Instruments Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
s-93a86aD0A-J8T2GB
Manufacturer:
FAIR
Quantity:
76
Part Number:
s-93a86aD0A-J8T2GB
Manufacturer:
SEIKO
Quantity:
1 000
Part Number:
s-93a86aD0A-J8T2GB
Manufacturer:
SEIKO
Quantity:
8 000
Part Number:
s-93a86aD0A-J8T2GD
Manufacturer:
WNBD
Quantity:
3 163
Part Number:
s-93a86aD0A-J8T2GD
Manufacturer:
SEIKO
Quantity:
8 000
Part Number:
s-93a86aD0A-J8T2GD
Manufacturer:
SEIKO
Quantity:
20 000
Part Number:
s-93a86aD0A-J8V2GB
Manufacturer:
N/A
Quantity:
20 000
Part Number:
s-93a86aD0AJ8T2G
Manufacturer:
SONYO
Quantity:
752
Part Number:
s-93a86aD0AJ8T2G
Manufacturer:
SEIKO
Quantity:
1 000
8
CMOS SERIAL E
S-93A86A
Operation
Start Bit
2. Start Bit input Failure
All instructions are executed by inputting DI in synchronization with the rising edge of SK after CS goes high.
An instruction set is input in the order of start bit, instruction, address, and data.
Instruction input finishes when CS goes low. A low level must be input to CS between commands during
t
invalid and no instructions are allowed.
A start bit is recognized when the DI pin goes high at the rise of SK after CS goes high. After CS goes high,
a start bit is not recognized even if the SK pulse is input as long as the DI pin is low.
1. Dummy Clock
CDS
SK clocks input while the DI pin is low before a start bit is input are called dummy clocks. Dummy clocks
are effective when aligning the number of instruction sets (clocks) sent by the CPU with those required
for serial memory operation. For example, when the CPU instruction set is 16 bits, the number of
instruction set clocks can be adjusted by inserting the 3-bit dummy clock in S-93A86A.
• When the output status of the DO pin is high during the verify period after a write operation, if a high
• When a 3-wire interface is configured by connecting the DI input pin and DO output pin, a period in
. While a low level is being input to CS, the S-93A86A is in standby mode, so the SK and DI inputs are
level is input to the DI pin at the rising edge of SK, the S-93A86A recognizes that a start bit has been
input. To prevent this failure, input a low level to the DI pin during the verify operation period (Refer to
“4.1 Verify Operation”).
which the data output from the CPU and the serial memory collide may be generated, preventing
successful input of the start bit.
Connection between DI and DO)”.
2
PROM
Seiko Instruments Inc.
Take the measures described in “
3-Wire Interface (Direct
Rev.2.1
_00

Related parts for s-93a86a