is24c32c-2pli Integrated Silicon Solution, Inc., is24c32c-2pli Datasheet
is24c32c-2pli
Related parts for is24c32c-2pli
is24c32c-2pli Summary of contents
Page 1
... The bit stream over the SDA line includes a series of bytes, which identifies a particular Slave device, an instruction, an address within that Slave device, and a series of data, if appropriate. The IS24C32C has a Write Protect pin (WP) to allow blocking of any write instruction transmitted over the bus. DECEMBER 2008 ...
Page 2
... IS24C32C FUNCTIONAL BLOCK DIAGRAM Vcc 8 SDA 5 SCL SLAVE ADDRESS REGISTER & COMPARATOR GND 4 nMOS 2 CONTROL LOGIC WORD ADDRESS COUNTER ACK Clock DI/O HIGH VOLTAGE GENERATOR, TIMING & CONTROL EEPROM ARRAY Y DECODER > DATA REGISTER Integrated Silicon Solution, Inc. Rev. C ...
Page 3
... WP is the Write Protect pin. The input level determines if all or none of the array is protected from modifications. Integrated Silicon Solution, Inc. Rev. C 11/17/08 8-pad DFN 8 VCC SCL 5 SDA Write Protection Array Addresses Protected WP GND or floating Vcc VCC SCL GND 4 5 SDA (Top View) IS24C32C None Entire Array 3 ...
Page 4
... Master checks for a High level on SDA.) Standby Mode Power consumption is reduced in standby mode. The IS24C32C will enter standby mode Power-up, and remain in it until SCL or SDA toggles; b) Following the Stop signal write operation is initiated Following any internal write operation. ...
Page 5
... Once all 32 bytes are received and the Stop condition has been sent by the Master, the internal programming cycle begins. At this point, all received data is written to the IS24C32C in a single Write cycle. All inputs are disabled until completion of the internal Write cycle. Acknowledge (ACK) Polling The disabling of the inputs can be used to take advantage of the typical Write cycle time ...
Page 6
... ACK and transmit the 8-bit data byte stored at address location n+1. The Master should not acknowledge the transfer but should generate a Stop condition so the IS24C32C discontinues transmission. If 'n' is the last byte of the memory, the data from location '0' will be transmitted. (Refer to Figure 8. Current Address Read Diagram.) ...
Page 7
... IS24C32C Figure 1. Typical System Bus Configuration SDA SCL Figure 2. Output Acknowledge SCL from Master Data Output from Transmitter Data Output from Receiver Figure 3. START and STOP Conditions SCL SDA Integrated Silicon Solution, Inc. Rev. C 11/17/08 Vcc Master Transmitter/ IS24CXX Receiver ...
Page 8
... IS24C32C Figure 4. Data Validity Protocol SCL SDA Figure 5. Slave Address BIT Figure 6. Byte Write Device R Address T SDA Bus Activity Figure 7. Page Write Device R T Word Address (n) Address T E SDA A Bus Activity R/W 8 Data Change ...
Page 9
... IS24C32C Figure 8. Current Address Read Activity Figure 9. Random Address Read Device R T Address T E SDA A Bus Activity R/W DUMMY WRITE Figure 10. Sequential Read R E Device A Address D SDA A Bus C K Activity R/W Integrated Silicon Solution, Inc. Rev. C ...
Page 10
... IS24C32C AC WAVEFORMS Figure 11. Bus Timing SCL t SU:STA SDA IN SDA OUT WP Figure 12. Write Cycle Timing SCL 8th BIT SDA WORD HIGH LOW t HD:DAT t t HD:STA SU:DAT ACK t WR STOP Condition t SU:STO t BUF t SU:WP t HD:WP START Condition Integrated Silicon Solution, Inc. ...
Page 11
... IS24C32C ABSOLUTE MAXIMUM RATINGS Symbol Parameter V Supply Voltage S V Voltage on Any Pin P T Temperature Under Bias BIAS T Storage Temperature STG I Output Current OUT Notes: 1. Stress greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied ...
Page 12
... IS24C32C AC ELECTRICAL CHARACTERISTICS Symbol Parameter f SCL Clock Frequency SCL (1) T Noise Suppression Time t Clock Low Period Low t Clock High Period High t Bus Free Time Before New Transmission BUF t Start Condition Setup Time SU:STA t Stop Condition Setup Time SU:STO t Start Condition Hold Time ...
Page 13
... Part Number* 1.8V IS24C32C-2GLI to 5.5V IS24C32C-2ZLI IS24C32C-2SLI IS24C32C-2PLI IS24C32C-2DLI- Contact ISSI Sale Representatives for availability and other information. 2. Most listed part numbers are packed in tube, except DFN. DFN is only offered in "-TR". 3. For tape and reel, add "-TR" at the end of the P/N. 4. Refer to ISSI website for related declaration document on leaf free, RoHS, halogen free, or Green, whichever is applicable. ...
Page 14
... IS24C32C 14 Integrated Silicon Solution, Inc. Rev. C 11/17/08 ...
Page 15
... IS24C32C Thin Shrink Small Outline TSSOP Package Code pin, 14 pin TSSOP (Z) Ref. Std. JEDEC MO-153 No. Leads 8 Millimeters Symbol Min Max A — 1.20 A1 0.05 0.15 A2 0.80 1.05 B 0.19 0.30 C 0.09 0.20 D 2.90 3.10 E1 4.30 4.50 E 6.40 BSC e 0.65 BSC L 0.45 0.75 — 8° Integrated Silicon Solution, Inc. Rev B 02/01/02 Rev. C 11/17/ N Ref. Std. ...
Page 16
... IS24C32C Plastic MSOP Package Code Plastic MSOP (S) Ref. Std. JEDEC MO 187 No. Leads 8 (120 mil) Inches Millimeters Symbol Min Max Min A 0.038 0.043 0.97 A1 0.002 0.006 0.05 B 0.010 0.016 0.25 C 0.005 0.009 0.13 D 0.114 0.122 2.90 E 0.193 BSC 4.90 BSC E1 0.114 0.122 2.90 e 0.0256 BSC 0.65 BSC L — ...
Page 17
... IS24C32C 300-mil Plastic DIP Package Code: N FOR 32-PIN ONLY MILLIMETERS Sym. Min. Max. Min. N0. Leads 8 A 4.57 3.68 0.145 A1 — 0.38 0.015 B 0.56 0.36 0.014 B1 1.52 1.14 0.045 B2 1.17 0.81 0.032 C 0.33 0.20 0.008 D 9.12 9.53 0.359 E 7.62 8.26 0.300 E1 6.20 6.60 0.244 e A 8.13 9.65 0.320 e 2.54 BSC — L 3.18 0.125 S 0.64 0.762 0.025 Integrated Silicon Solution, Inc. Rev. C 11/17/ ...
Page 18
... IS24C32C Dual Flat No-Lead Package Code: D (8-pad) D Pad 1 index area DFN MILLIMETERS Sym. Min. Nom. Max. N0. Pad 8 D 2.00 BSC E 3.00 BSC D2 1.50 — 1.75 E2 1.60 — 1.90 A 0.70 0.75 0.80 A1 0.0 0.02 0.05 A2 — — 0.75 A3 0.20 REF L 0.30 0.40 0.50 e 0.50 BSC b 0.18 0.25 0. (3) tie bars e (6X) e (6X 1.50 REF. 1.50 REF Notes: 1. Refer to JEDEC Drawing MO-229. ...