at45db011d ATMEL Corporation, at45db011d Datasheet - Page 37

no-image

at45db011d

Manufacturer Part Number
at45db011d
Description
1-megabit 2.7-volt Minimum Dataflash
Manufacturer
ATMEL Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT45DB011D
Manufacturer:
ATMEL
Quantity:
5 510
Part Number:
AT45DB011D
Manufacturer:
VISHAY
Quantity:
5 510
Part Number:
AT45DB011D
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Part Number:
at45db011d-MH
Manufacturer:
ATMEL
Quantity:
3 244
Part Number:
at45db011d-MH
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Part Number:
at45db011d-SH
Manufacturer:
AT
Quantity:
20 000
Part Number:
at45db011d-SH-T
Manufacturer:
ATMEL
Quantity:
6 000
Part Number:
at45db011d-SH-T
Manufacturer:
ALTERA
0
Part Number:
at45db011d-SH-T
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Part Number:
at45db011d-SSH
Manufacturer:
MIC
Quantity:
1 600
Part Number:
at45db011d-SSH
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Part Number:
at45db011d-SSH-B
Quantity:
2 189
21.5
Figure 21-1. RapidS Mode
3639D–DFLASH–3/08
MOSI = Master Out, Slave In
MISO = Master In, Slave Out
The Master is the host controller and the Slave is the DataFlash
The Master always clocks data out on the rising edge of SCK and always clocks data in on the falling edge of SCK.
The Slave always clocks data out on the falling edge of SCK and always clocks data in on the rising edge of SCK.
Slave
Utilizing the RapidS Function
A.
B.
C.
D.
E.
F.
G. Master clocks in first bit of BYTE-SO.
H. Slave clocks out second bit of BYTE-SO.
I.
MOSI
MISO
SCK
Master clocks out first bit of BYTE-MOSI on the rising edge of SCK.
Slave clocks in first bit of BYTE-MOSI on the next rising edge of SCK.
Master clocks out second bit of BYTE-MOSI on the same rising edge of SCK.
Last bit of BYTE-MOSI is clocked out from the Master.
Last bit of BYTE-MOSI is clocked into the slave.
Slave clocks out first bit of BYTE-SO.
Master clocks in last bit of BYTE-SO.
CS
A
To take advantage of the RapidS function's ability to operate at higher clock frequencies, a full
clock cycle must be used to transmit data back and forth across the serial bus. The DataFlash is
designed to always clock its data out on the falling edge of the SCK signal and clock data in on
the rising edge of SCK.
For full clock cycle operation to be achieved, when the DataFlash is clocking data out on the
falling edge of SCK, the host controller should wait until the next falling edge of SCK to latch the
data in. Similarly, the host controller should clock its data out on the rising edge of SCK in
order to give the DataFlash a full clock cycle to latch the incoming data in on the next rising edge
of SCK.
1
B
MSB
2
C
3
4
BYTE-MOSI
5
6
7
D
8
E
LSB
F
1
G
MSB
2
H
3
4
BYTE-SO
5
6
AT45DB011D
7
8
I
LSB
1
37

Related parts for at45db011d