jlc1562be ON Semiconductor, jlc1562be Datasheet - Page 6

no-image

jlc1562be

Manufacturer Part Number
jlc1562be
Description
I2c Bus I/o Expander
Manufacturer
ON Semiconductor
Datasheet
READ WRITE DATA FORMAT
<<READ MODE>>
<<WRITE MODE>>
S
S
Slave Address
Read Data
Slave Address
Write Data (1)
Write Data (2)
0
0
1
1
Slave Address
Slave Address
1
1
1
1
A2
A2
A0 − A2
A3 − A6
R/W
D5 − D7
D0 − D4
A0 − A2
A3 − A6
R/W
D0 − D7
D7
D6
D0 − D5
A1
A1
A0
A0
1
0
ACK
ACK
D7
D7
I/O Expander Device Address (Pins A0 − A2)
1 : READ ADDRESS
Output of Comparator “A”. (V
Output of Comparator “B”. (V
READ LATCH Bit Controls when Data Will Be Latched.
I/O Expander Device Address (Pins A0 − A2)
0 : WRITE ADDRESS
Device Pins P0 to P7 Output Bits.
READ LATCH CONTROL
0 : Data is latched at the ACK after a READ COMMAND.
1 : Data is latched when Comparator “B” switches from 0 to 1.
1 :
COMPARATOR “B” V
DAC Input Bits
A6
A6
D6
D6
Data is reset at the ACK after a READ COMMAND.
http://onsemi.com
A5
A5
Write Data (1)
D5
D5
Read Data
JLC1562B
A4
A4
D4 D3
D4 D3
0 : V
1 : V ref + V
A3
A3
6
(switch point is controlled by V
ref
is hard wired as
is hard wired as
D2
D2
+ 40
ref
80
D1
D1
DAC
Control Bit
V
D0
D0
DD
th
th
ACK
ACK
Latch Control of Signals C0 − C4
in the Device BLOCK DIAGRAM
= 1/2 V
= 1/2 V
D7
P
0
0
DD
DD
D6
1
1
)
OR V
Write Data (2)
D5
1
1
th
DAC
.)
D4 D3
1
1
)
D2
D1
D0
ACK
P

Related parts for jlc1562be