mc68hc705j1avs Freescale Semiconductor, Inc, mc68hc705j1avs Datasheet - Page 72

no-image

mc68hc705j1avs

Manufacturer Part Number
mc68hc705j1avs
Description
M68hc05 Microcontrollers Microcontroller
Manufacturer
Freescale Semiconductor, Inc
Datasheet
Resets and Interrupts
4.3.2 External Reset
4.3.3 COP Watchdog Reset
4.3.4 Illegal Address Reset
Technical Data
A logic 0 applied to the RESET pin for 1 1/2 t
reset. A Schmitt trigger senses the logic level at the RESET pin.
A timeout of the COP watchdog generates a COP reset. The COP
watchdog is part of a software error detection system and must be
cleared periodically to start a new timeout period. To clear the COP
watchdog and prevent a COP reset, write a logic 0 to bit 0 (COPC) of the
COP register at location $07F0.
An opcode fetch from an address not in random-access memory (RAM)
or erasable, programmable read-only memory (EPROM) generates a
reset.
Notes:
ADDRESS BUS
RESET pulse width
2. The next rising edge of the internal clock after the rising edge of RESET initiates the reset sequence.
1. Internal clock, internal address bus, and internal data bus are not available externally.
Freescale Semiconductor, Inc.
INTERNAL
INTERNAL
INTERNAL
DATA BUS
For More Information On This Product,
CLOCK
RESET
Go to: www.freescale.com
Characteristic
Resets and Interrupts
Figure 4-3. External Reset Timing
Table 4-1. External Reset Timing
$07FE
t
RL
$07FE
$07FE
Symbol
$07FE
t
RL
NEW
PCH
cyc
$07FF
MC68HC705J1A — Rev. 4.0
generates an external
NEW
PCL
Min
1.5
NEW PC
DUMMY
Max
NEW PC
CODE
OP
Unit
t
cyc

Related parts for mc68hc705j1avs