xc4000h Xilinx Corp., xc4000h Datasheet - Page 12

no-image

xc4000h

Manufacturer Part Number
xc4000h
Description
Logic Cell Array Families
Manufacturer
Xilinx Corp.
Datasheet
XC4000, XC4000A, XC4000H Logic Cell Array Families
The XACT system also includes XDelay, a static timing
analyzer. XDelay examines a design’s logic and timing to
calculate the performance along signal paths, identify pos-
sible race conditions, and detect set-up and hold-time
violations. Timing analyzers do not require that the user
generate input stimulus patterns or test vectors.
7400 Equivalents
‘138
‘139
‘147
‘148
‘150
‘151
‘152
‘153
‘154
‘157
‘158
‘160
‘161
‘162
‘163
‘164
‘165s
‘166
‘168
‘174
‘194
‘195
‘280
‘283
‘298
‘352
‘390
‘518
‘521
Figure 10. CLB Count of Selected XC4000 Soft Macros
# of CLBs
16
5
2
5
6
5
3
3
2
2
2
5
6
8
8
4
9
5
7
3
5
3
3
8
2
2
3
3
3
Barrel Shifters
brlshft4
brlshft8
4-Bit Counters
cd4ce
cd4cle
cd4rle
cb4ce
cb4cle
cb4re
8- and 16-Bit Counters
cb8ce
cb8re
cc16ce
cc16cle
cc16cled
Identity Comparators
comp4
comp8
comp16
Magnitude Comparators
compm4
compm8
compm16
Decoders
d2-4e
d3-8e
d4-16e
2-18
Summary
The result of eight years of FPGA design experience and
feedback from thousands of customers, the XC4000 families
combine architectural versatility, on-chip RAM, increased
speed and gate complexity with abundant routing resources
and new, sophisticated software to achieve fully automated
implementation of complex, high-performance designs.
13
10
10
11
21
20
16
4
3
5
6
3
6
5
6
1
2
5
4
9
2
4
Multiplexers
m2-1e
m4-1e
m8-1e
m16-1e
Registers
rd4r
rd8r
rd16r
Shift Registers
sr8ce
sr16re
RAMs
ram 16x4
Explanation of counter nomenclature
cb = binary counter
cd = BCD counter
cc = cascadable binary counter
d = bidirectional
l
x = cascadable
e = clock enable
r = synchronous reset
c = asynchronous clear
= loadable
1
1
3
5
2
4
8
4
8
2

Related parts for xc4000h