xc4020e-xl Xilinx Corp., xc4020e-xl Datasheet - Page 6
xc4020e-xl
Manufacturer Part Number
xc4020e-xl
Description
Xc4000e And Xc4000x Series Field Programmable Gate Arrays
Manufacturer
Xilinx Corp.
Datasheet
1.XC4020E-XL.pdf
(68 pages)
- Current page: 6 of 68
- Download datasheet (641Kb)
XC4000E and XC4000X Series Field Programmable Gate Arrays
Flip-Flops
The CLB can pass the combinatorial output(s) to the inter-
connect network, but can also store the combinatorial
results or other incoming data in one or two flip-flops, and
connect their outputs to the interconnect network as well.
The two edge-triggered D-type flip-flops have common
clock (K) and clock enable (EC) inputs. Either or both clock
inputs can also be permanently enabled. Storage element
functionality is described in
Latches (XC4000X only)
The CLB storage elements can also be configured as
latches. The two latches have common clock (K) and clock
enable (EC) inputs. Storage element functionality is
described in
Clock Input
Each flip-flop can be triggered on either the rising or falling
clock edge. The clock pin is shared by both storage ele-
ments. However, the clock is individually invertible for each
storage element. Any inverter placed on the clock input is
automatically absorbed into the CLB.
6-10
Figure 1: Simplified Block Diagram of XC4000 Series CLB (RAM and Carry Logic functions not shown)
C 1 • • • C 4
G 4
G 3
G 2
G 1
F 4
F 3
F 2
F 1
K
(CLOCK)
Table
FUNCTION
FUNCTION
2.
LOGIC
G1-G4
LOGIC
F1-F4
OF
OF
4
G'
F'
Table
2.
H 1
FUNCTION
LOGIC
F', G',
AND
OF
H1
H'
DIN
F'
G'
H'
G'
H'
H'
F'
DIN
F'
G'
H'
D IN /H 2
Clock Enable
The clock enable signal (EC) is active High. The EC pin is
shared by both storage elements. If left unconnected for
either, the clock enable for that storage element defaults to
the active state. EC is not invertible within the CLB.
Table 2: CLB Storage Element Functionality
(active rising edge is shown)
Legend:
Power-Up or
Flip-Flop
Latch
Mode
GSR
Both
__/
SR
0*
1*
X
SR/H 0
Multiplexer Controlled
by Configuration Program
Don’t care
Rising edge
Set or Reset value. Reset is default.
Input is Low or unconnected (default value)
Input is High or unconnected (default value)
EC
1
1
__/
X
X
X
0
1
0
K
CONTROL
CONTROL
S/R
S/R
EC
1*
1*
1*
X
X
X
0
D
EC
D
EC
May 14, 1999 (Version 1.6)
SD
RD
SD
RD
SR
0*
0*
0*
0*
0*
X
1
Q
Q
Bypass
Bypass
X
X
D
X
X
D
X
D
X6692
Y
X
YQ
XQ
SR
SR
D
Q
Q
D
Q
Q
R
Related parts for xc4020e-xl
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
Xc95144xl High Performance Cpld
Manufacturer:
Xilinx Corp.
Part Number:
Description:
128 Macrocell Automotive Iq Cpld
Manufacturer:
Xilinx Corp.
Datasheet:
Part Number:
Description:
Spartan-iie Fpga Family Data Sheet
Manufacturer:
Xilinx Corp.
Part Number:
Description:
Virtex-ii Platform Fpgas
Manufacturer:
Xilinx Corp.
Datasheet:
Part Number:
Description:
Logic Cell Array Family , Inc
Manufacturer:
Xilinx Corp.
Datasheet:
Part Number:
Description:
Ic Ace Controller Chip Tq144
Manufacturer:
Xilinx Corp.
Datasheet:
Part Number:
Description:
Spartan-3 Fpga Family Complete Data Sheet
Manufacturer:
Xilinx Corp.
Datasheet:
Part Number:
Description:
Spartan-3a Fpga Family Data Sheet
Manufacturer:
Xilinx Corp.
Datasheet:
Part Number:
Description:
Spartan-3e Fpga Family Complete Data Sheet
Manufacturer:
Xilinx Corp.
Datasheet:
Part Number:
Description:
Spartan-3l Low Power Fpga Family
Manufacturer:
Xilinx Corp.
Datasheet:
Part Number:
Description:
Ds433 August 18, 2004 Product Specification
Manufacturer:
Xilinx Corp.
Datasheet:
Part Number:
Description:
XC3000 Field Programmable Gate Array
Manufacturer:
Xilinx Corp.
Datasheet:
Part Number:
Description:
XC9500 5 V CPLD Family
Manufacturer:
Xilinx Corp.
Datasheet:
Part Number:
Description:
XC9500XL 3.3 V CPLD Family
Manufacturer:
Xilinx Corp.
Datasheet:
Part Number:
Description:
XC9500XV 2.5 V CPLD Family
Manufacturer:
Xilinx Corp.
Datasheet: