adc12c080cisqe National Semiconductor Corporation, adc12c080cisqe Datasheet - Page 7

no-image

adc12c080cisqe

Manufacturer Part Number
adc12c080cisqe
Description
12-bit, 65/80 Msps A/d Converter
Manufacturer
National Semiconductor Corporation
Datasheet
DIGITAL OUTPUT CHARACTERISTICS (D0–D11, DRDY)
V
V
+I
−I
C
POWER SUPPLY CHARACTERISTICS
I
I
t
t
t
t
t
t
t
t
Symbol
A
DR
CH
CL
CONV
OD
SU
H
AD
AJ
OUT(1)(1)
OUT(0)(0)
Symb
OUT
SC
SC
ADC12C080 Timing and AC Characteristics
Unless otherwise specified, the following specifications apply: AGND = DRGND = 0V, V
+1.2V, f
measurements are taken at 50% of the signal amplitude. Boldface limits apply for T
T
A
= 25°C (Notes 8, 9)
CLK
Logical “1” Output Voltage
Logical “0” Output Voltage
Output Short Circuit Source Current
Output Short Circuit Sink Current
Digital Output Capacitance
Analog Supply Current
Digital Output Supply Current
Power Consumption
Power Down Power Consumption
Maximum Clock Frequency
Minimum Clock Frequency
Clock High Time
Clock Low Time
Conversion Latency
Output Delay of CLK to DATA
Data Output Setup Time
Data Output Hold Time
Aperture Delay
Aperture Jitter
= 80 MHz, 50% Duty Cycle, DCS Disabled, V
Parameter
Parameter
I
I
V
V
Full Operation
Full Operation (Note 12)
Excludes I
Clock disabled
OUT
OUT
Relative to rising edge of CLK(Note 13)
Relative to DRDY
Relative to DRDY
OUT
OUT
= −0.5 mA , V
= 1.6 mA, V
= 0V
= V
CM
DR
DR
= V
(Note 12)
CMO
7
Conditions
Conditions
DR
DR
, C
= 2.4V
L
= 2.4V
= 5 pF/pin. Typical values are for T
MIN
A
= +3.0V, V
T
A
(Note 10)
(Note 10)
Typical
Typical
5.5
6.5
0.6
0.1
−10
100
300
T
10
12
6
6
6
5
7
MAX
DR
. All other limits apply for
= +2.5V, Internal V
Limits
Limits
A
123
369
7.3
5.5
2.0
0.4
= 25°C. Timing
80
20
7
3
5
www.national.com
Clock Cycles
MHz (max)
MHz (min)
mW (max)
mA (max)
(Limits)
ns (min)
ns(max)
ns (min)
ns (min)
(Limits)
V (max)
V (min)
ps rms
Units
Units
mW
mA
mA
mA
REF
pF
ns
ns
ns
=

Related parts for adc12c080cisqe