max9156ext-t Maxim Integrated Products, Inc., max9156ext-t Datasheet

no-image

max9156ext-t

Manufacturer Part Number
max9156ext-t
Description
Max9156 Low-jitter, Low-noise Lvpecl-to-lvds Level Translator In An Sc70 Package
Manufacturer
Maxim Integrated Products, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MAX9156EXT-T
Manufacturer:
MAXIM/美信
Quantity:
20 000
The MAX9156 is an LVPECL-to-LVDS level translator
that accepts a single LVPECL input and translates it to
a single LVDS output. It is ideal for interfacing between
LVPECL and LVDS interfaces in systems that require
minimum jitter, noise, power, and space.
Ultra-low, 23ps
0.6ps
nication in high-speed links that are highly sensitive to
timing errors, especially those incorporating clock-and-
data recovery, PLLs, serializers, or deserializers. The
MAX9156’s switching performance guarantees a
200Mbps data rate, but minimizes radiated noise by
guaranteeing 0.5ns minimum output transition time.
The MAX9156 operates from a single +3.3V supply and
consumes only 10mA supply current over a -40°C to
+85°C temperature range. It is available in a tiny 6-pin
SC70 package (half the size of a SOT23). Refer to the
MAX9155 data sheet for a low-jitter, low-noise LVDS
repeater in an SC70 package.
19-2216; Rev 0; 10/01
For pricing, delivery, and ordering information, please contact Maxim/Dallas Direct! at
1-888-629-4642, or visit Maxim’s website at www.maxim-ic.com.
RMS
Digital Cross-Connects
Add/Drop Muxes
Network Switches/Routers
Cellular Phone Base Stations
DSLAMs
Multidrop Buses
LVPECL
DRIVER
Low-Jitter, Low-Noise LVPECL-to-LVDS Level
added random jitter ensure reliable commu-
3.3V
Typical Operating Circuit
p-p
________________________________________________________________ Maxim Integrated Products
IN+
IN-
added deterministic jitter and
General Description
MAX9156
GND
V
CC
Applications
OUT+
OUT-
Translator in an SC70 Package
SIGNALS
LVDS
o Tiny SC70 Package
o Ultra-Low Jitter
o 0.5ns (min) Transition Time Minimizes Radiated
o 200Mbps Guaranteed Data Rate
o Low 10mA Supply Current
o Output Conforms to ANSI/EIA/TIA-644 LVDS
o High-Impedance Inputs and Outputs in
MAX9156EXT-T
Noise
Standard
Power-Down Mode
PART
23ps
(2
0.6ps
TOP VIEW
23
-1 PRBS)
p-p
RMS
Added Deterministic Jitter
OUT-
GND
IN-
Added Random Jitter
TEMP. RANGE
-40°C to +85°C
1
2
3
Ordering Information
MAX9156
SC70
Pin Configuration
6
5
4
PIN -
PA C K A G E
6 SC70-6
OUT+
V
IN+
CC
Features
M ARK
ABD
TOP
1

Related parts for max9156ext-t

max9156ext-t Summary of contents

Page 1

... Transition Time Minimizes Radiated Noise o 200Mbps Guaranteed Data Rate o Low 10mA Supply Current o Output Conforms to ANSI/EIA/TIA-644 LVDS Standard o High-Impedance Inputs and Outputs in Power-Down Mode Applications PART MAX9156EXT-T TOP VIEW OUT+ LVDS OUT- SIGNALS Features Added Deterministic Jitter p-p -1 PRBS) Added Random Jitter ...

Page 2

Low-Jitter, Low-Noise LVPECL-to-LVDS Level Translator in an SC70 Package ABSOLUTE MAXIMUM RATINGS V to GND ...........................................................-0.3V to +4.0V CC IN+, IN- to GND.....................................................-0.3V to +4.0V OUT+, OUT- to GND .............................................-0.3V to +4.0V Short-Circuit Duration (OUT+, OUT-) .........................Continuous Continuous Power Dissipation ...

Page 3

Low-Jitter, Low-Noise LVPECL-to-LVDS Level AC ELECTRICAL CHARACTERISTICS (V = +3.0V to +3.6V 100Ω ±1 otherwise noted. Typical values +3.3V PARAMETER Differential Propagation Delay High to Low Differential Propagation Delay Low ...

Page 4

Low-Jitter, Low-Noise LVPECL-to-LVDS Level Translator in an SC70 Package (V = +3.3V 100Ω ±1 10pF frequency = 100MHz, 50% duty cycle SUPPLY CURRENT INPUT FREQUENCY VS ...

Page 5

Low-Jitter, Low-Noise LVPECL-to-LVDS Level (V = +3.3V 100Ω ±1 10pF frequency = 100MHz, 50% duty cycle, R TRANSITION TIME TEMPERATURE VS. 800 750 700 650 600 TLH THL 550 500 ...

Page 6

Low-Jitter, Low-Noise LVPECL-to-LVDS Level Translator in an SC70 Package Applications Information Supply Bypassing Bypass V with a high-frequency surface-mount CC ceramic 0.01µF capacitor as close to the device as possible. Differential Traces Input and output trace characteristics affect the perfor- ...

Page 7

Low-Jitter, Low-Noise LVPECL-to-LVDS Level IN+ IN Figure 1. LVPECL Input Bias R 1.25V IN+ 1.20V V OD 1.25V IN- 1.20V R Figure 2. DC Load Test Circuit IN- IN+ OUT- OUT+ V DIFF Figure ...

Page 8

Low-Jitter, Low-Noise LVPECL-to-LVDS Level Translator in an SC70 Package Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the ...

Related keywords