cat24c128 Catalyst Semiconductor, cat24c128 Datasheet - Page 4

no-image

cat24c128

Manufacturer Part Number
cat24c128
Description
128-kb I?c Cmos Serial Eeprom
Manufacturer
Catalyst Semiconductor
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
cat24c128HU3IGT3
Manufacturer:
ON Semiconductor
Quantity:
6 850
Company:
Part Number:
cat24c128HU3IGT3
Quantity:
6 000
Part Number:
cat24c128HU4IGT3
Manufacturer:
ON/安森美
Quantity:
20 000
Part Number:
cat24c128LI-G
Manufacturer:
ON Semiconductor
Quantity:
42
Part Number:
cat24c128LIG
Manufacturer:
ONS
Quantity:
2 794
Part Number:
cat24c128WI
Manufacturer:
Catalyst
Quantity:
1 364
Part Number:
cat24c128WI-GT3
Quantity:
1 031
Part Number:
cat24c128WI-GT3
Manufacturer:
ON
Quantity:
20 000
Company:
Part Number:
cat24c128WI-GT3
Quantity:
12 000
Company:
Part Number:
cat24c128WI-GT3
Quantity:
15 000
Part Number:
cat24c128YI
Manufacturer:
ON/安森美
Quantity:
20 000
Part Number:
cat24c128YI-GT3
Manufacturer:
ON/安森美
Quantity:
20 000
Company:
Part Number:
cat24c128YI-GT3
Quantity:
20 000
Company:
Part Number:
cat24c128YI-GT3
Quantity:
4 500
POWER-ON RESET (POR)
The CAT24C128 incorporates Power-On Reset
(POR) circuitry which protects the device against
powering up in the wrong state.
The CAT24C128 will power up into Standby mode
after V
down into Reset mode when V
trigger level. This bi-directional POR feature protects
the device against ‘brown-out’ failure following a
temporary loss of power.
PIN DESCRIPTION
SCL: The Serial Clock input pin accepts the Serial Clock
generated by the Master.
SDA: The Serial Data I/O pin receives input data and
transmits data stored in EEPROM. In transmit mode, this
pin is open drain. Data is acquired on the positive edge,
and is delivered on the negative edge of SCL.
A
address. When not driven, these pins are pulled LOW
internally.
WP: The Write Protect input pin inhibits all write opera-
tions, when pulled HIGH. When not driven, this pin is
pulled LOW internally.
FUNCTIONAL DESCRIPTION
The CAT24C128 supports the Inter-Integrated Circuit
(I
device that sends data to the bus as a transmitter and a
device receiving data as a receiver. Data flow is controlled
by a Master device, which generates the serial clock
and all START and STOP conditions. The CAT24C128
acts as a Slave device. Master and Slave alternate as
either transmitter or receiver. Up to 8 devices may be
connected to the bus as determined by the device ad-
dress inputs A
Doc. No. MD-1103, Rev. J
CAT24C128
2
0
C) Bus data transmission protocol, which defines a
, A
1
CC
and A
exceeds the POR trigger level and will power
2
0
: The Address pins accept the device
, A
1
, and A
2
.
CC
drops below the POR
4
I
The I
two wires are connected to the V
resistors. Master and Slave devices connect to the 2-
wire bus via their respective SCL and SDA pins. The
transmitting device pulls down the SDA line to ‘transmit’
a ‘0’ and releases it to ‘transmit’ a ‘1’.
Data transfer may be initiated only when the bus is not
busy (see A.C. Characteristics).
During data transfer, the SDA line must remain stable
while the SCL line is HIGH. An SDA transition while
SCL is HIGH will be interpreted as a START or STOP
condition (Figure 1). The START condition precedes all
commands. It consists of a HIGH to LOW transition on
SDA while SCL is HIGH. The START acts as a ‘wake-up’
call to all receivers. Absent a START, a Slave will not
respond to commands. The STOP condition completes
all commands. It consists of a LOW to HIGH transition
on SDA while SCL is HIGH.
Device Addressing
The Master initiates data transfer by creating a START
condition on the bus. The Master then broadcasts an
8-bit serial Slave address. The first 4 bits of the Slave
address are set to 1010, for normal Read/Write opera-
tions (Figure 2). The next 3 bits, A
one of 8 possible Slave devices and must match the
state of the external address pins. The last bit, R/W,
specifies whether a Read (1) or Write (0) operation is
to be performed.
Acknowledge
After processing the Slave address, the Slave responds
with an acknowledge (ACK) by pulling down the SDA
line during the 9
also acknowledge all address bytes and every data byte
presented in Write mode. In Read mode the Slave shifts
out a data byte, and then releases the SDA line during
the 9
edges the data, the Slave will continue transmitting. The
Master terminates the session by not acknowledging
the last data byte (NoACK) and by issuing a STOP
condition. Bus timing is illustrated in Figure 4.
2
C BUS PROTOCOL
2
th
C bus consists of two ‘wires’, SCL and SDA. The
clock cycle. As long as the Master acknowl-
th
clock cycle (Figure 3). The Slave will
Characteristics subject to change without notice
CC
2
, A
© Catalyst Semiconductor, Inc.
supply via pull-up
1
and A
0
, select

Related parts for cat24c128