MX25L1605ZM Macronix International, MX25L1605ZM Datasheet - Page 9

no-image

MX25L1605ZM

Manufacturer Part Number
MX25L1605ZM
Description
16M-BIT [x 1] CMOS SERIAL eLiteFlashTM MEMORY
Manufacturer
Macronix International
Datasheet
www.DataSheet4U.com
Figure 3.
DEVICE OPERATION
1. Before a command is issued, status register should be checked to ensure device is ready for the intended operation.
2. When incorrect command is inputted to this LSI, this LSI becomes standby mode and keeps the standby mode until
3. When correct command is inputted to this LSI, this LSI becomes active mode and keeps the active mode until next
4. Input data is latched on the rising edge of Serial Clock(SCLK) and data shifts out on the falling edge of SCLK. The
P/N: PM1291
5. For the following instructions: RDID, RDSR, READ, FAST_READ, RES, and REMS-the shifted-in instruction sequence
6. During the progress of Write Status Register, Program, Erase operation, to access the memory array is neglected and
(SPI mode 0)
(SPI mode 3)
next CS# falling edge. In standby mode, SO pin of this LSI should be High-Z.
CS# rising edge.
difference of SPI mode 0 and mode 3 is shown as Figure 3.
is followed by a data-out sequence. After any bit of data being shifted out, the CS# can be high. For the following
instructions: WREN, WRDI, WRSR, Parallel Mode, SE, CE, PP, EN4K, EX4K, RDP and DP the CS# must go high
exactly at the byte boundary; otherwise, the instruction will be rejected and not executed.
not affect the current operation of Write Status Register, Program, Erase.
SPI Modes Supported
CPOL
0
1
CPHA
0
1
SI
SO
SCLK
SCLK
MSB
9
MX25L1605ZM
MSB
REV. 1.0, MAY 16, 2006

Related parts for MX25L1605ZM