TS87C54X2 Temic Semiconductors, TS87C54X2 Datasheet - Page 7

no-image

TS87C54X2

Manufacturer Part Number
TS87C54X2
Description
8-bit CMOS Microcontroller 0-60 MHz
Manufacturer
Temic Semiconductors
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TS87C54X2-LCA
Manufacturer:
CYPRESS
Quantity:
13
Part Number:
TS87C54X2-LCB
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
TS87C54X2-LCC
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
TS87C54X2-LCE
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
TS87C54X2-LIB
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
TS87C54X2-LIC
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
TS87C54X2-MCB
Manufacturer:
ATMEL
Quantity:
500
Part Number:
TS87C54X2-MCB
Manufacturer:
TEMIC
Quantity:
20 000
Part Number:
TS87C54X2-MCC
Manufacturer:
TEMIC
Quantity:
245
Part Number:
TS87C54X2-MCC
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Part Number:
TS87C54X2-MCE
Manufacturer:
ATMEL
Quantity:
5
Part Number:
TS87C54X2-MIB
Manufacturer:
ATMEL
Quantity:
27
6. TS80C54/58X2 Enhanced Features
In comparison to the original 80C52, the TS80C54/58X2 implements some new features, which are
6.1 X2 Feature
The TS80C54/58X2 core needs only 6 clock periods per machine cycle. This feature called ”X2” provides the
following advantages:
In order to keep the original C51 compatibility, a divider by 2 is inserted between the XTAL1 signal and the main
clock input of the core (phase generator). This divider may be disabled by software.
6.1.1 Description
The clock for the whole circuit and peripheral is first divided by two before being used by the CPU core and
peripherals. This allows any cyclic ratio to be accepted on XTAL1 input. In X2 mode, as this divider is bypassed,
the signals on XTAL1 must have a cyclic ratio between 40 to 60%. Figure 1. shows the clock generation block
diagram. X2 bit is validated on XTAL1 2 rising edge to avoid glitches when switching from X2 to STD mode.
Figure 2. shows the mode switching waveforms.
Rev. B - Aug. 31, 1999
Divide frequency crystals by 2 (cheaper crystals) while keeping same CPU power.
Save power consumption while keeping same CPU power (oscillator power saving).
Save power consumption by dividing dynamically operating frequency by 2 in operating and idle modes.
Increase CPU power by 2 while keeping same crystal frequency.
XTAL1
The X2 option.
The Dual Data Pointer.
The Watchdog.
The 4 level interrupt priority system.
The power-off flag.
The ONCE mode.
The ALE disabling.
Some enhanced features are also located in the UART and the timer 2.
F
XTAL
2
XTAL1:2
Figure 1. Clock Generation Diagram
CKCON reg
X2
0
1
F
OSC
CPU control
state machine: 6 clock cycles.
TS80C54X2/C58X2
TS87C54X2/C58X2
:
7

Related parts for TS87C54X2