LM3S1165 Luminary Micro, Inc, LM3S1165 Datasheet - Page 10

no-image

LM3S1165

Manufacturer Part Number
LM3S1165
Description
Lm3s1165 Arm Microcontroller
Manufacturer
Luminary Micro, Inc
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LM3S1165-EQC50-A2
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
LM3S1165-EQC50-A2T
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
LM3S1165-IBZ50-A2
Manufacturer:
Texas Instruments
Quantity:
135
Part Number:
LM3S1165-IBZ50-A2
Manufacturer:
TI
Quantity:
238
Part Number:
LM3S1165-IBZ50-A2
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
LM3S1165-IBZ50-A2T
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
LM3S1165-IQC50-A2
Manufacturer:
Texas Instruments
Quantity:
135
Part Number:
LM3S1165-IQC50-A2
Manufacturer:
FREESCAL
Quantity:
624
Part Number:
LM3S1165-IQC50-A2
Manufacturer:
Texas Instruments
Quantity:
10 000
Company:
Part Number:
LM3S1165-IQC50-A2
Quantity:
2 563
Table of Contents
Figure 15-3.
Figure 15-4.
Figure 15-5.
Figure 15-6.
Figure 15-7.
Figure 15-8.
Figure 15-9.
Figure 15-10. Master Burst RECEIVE .................................................................................................. 387
Figure 15-11. Master Burst RECEIVE after Burst SEND ........................................................................ 388
Figure 15-12. Master Burst SEND after Burst RECEIVE ........................................................................ 389
Figure 15-13. Slave Command Sequence ............................................................................................ 390
Figure 16-1.
Figure 16-2.
Figure 16-3.
Figure 17-1.
Figure 17-2.
Figure 17-3.
Figure 17-4.
Figure 17-5.
Figure 17-6.
Figure 18-1.
Figure 18-2.
Figure 21-1.
Figure 21-2.
Figure 21-3.
Figure 21-4.
Figure 21-5.
Figure 21-6.
Figure 21-7.
Figure 21-8.
Figure 21-9.
Figure 21-10. External Reset Timing (RST) .......................................................................................... 501
Figure 21-11. Power-On Reset Timing ................................................................................................. 502
Figure 21-12. Brown-Out Reset Timing ................................................................................................ 502
Figure 21-13. Software Reset Timing ................................................................................................... 502
Figure 21-14. Watchdog Reset Timing ................................................................................................. 502
Figure 22-1.
Figure 22-2.
10
START and STOP Conditions ......................................................................................... 380
Complete Data Transfer with a 7-Bit Address ................................................................... 381
R/S Bit in First Byte ........................................................................................................ 381
Data Validity During Bit Transfer on the I
Master Single SEND ...................................................................................................... 384
Master Single RECEIVE ................................................................................................. 385
Master Burst SEND ....................................................................................................... 386
Analog Comparator Module Block Diagram ..................................................................... 414
Structure of Comparator Unit .......................................................................................... 415
Comparator Internal Reference Structure ........................................................................ 416
PWM Unit Diagram ........................................................................................................ 425
PWM Module Block Diagram .......................................................................................... 426
PWM Count-Down Mode ................................................................................................ 427
PWM Count-Up/Down Mode .......................................................................................... 427
PWM Generation Example In Count-Up/Down Mode ....................................................... 428
PWM Dead-Band Generator ........................................................................................... 428
100-Pin LQFP Package Pin Diagram .............................................................................. 461
108-Ball BGA Package Pin Diagram (Top View) ............................................................... 462
Load Conditions ............................................................................................................ 494
I
Hibernation Module Timing ............................................................................................. 497
SSI Timing for TI Frame Format (FRF=01), Single Transfer Timing Measurement .............. 498
SSI Timing for MICROWIRE Frame Format (FRF=10), Single Transfer ............................. 498
SSI Timing for SPI Frame Format (FRF=00), with SPH=1 ................................................. 499
JTAG Test Clock Input Timing ......................................................................................... 500
JTAG Test Access Port (TAP) Timing .............................................................................. 500
JTAG TRST Timing ........................................................................................................ 500
100-Pin LQFP Package .................................................................................................. 503
108-Ball BGA Package .................................................................................................. 505
2
C Timing ..................................................................................................................... 497
Preliminary
2
C Bus ............................................................... 381
July 26, 2008

Related parts for LM3S1165