HS-3282 Intersil Corporation, HS-3282 Datasheet
HS-3282
Related parts for HS-3282
HS-3282 Summary of contents
Page 1
... ARINC Specification 429. Even though ARINC Specification 429 specifies a 32-bit word, including parity, the HS-3282 can be programmed to also operate with a word length of 25 bits. The incoming receiver data word parity is checked, and a parity status is stored in the receiver latch and output on Pin BD08 during the 1st word ...
Page 2
... PL1 BD12 14 27 BD00 BD11 15 26 BD01 BD10 16 25 BD02 BD09 17 24 BD03 BD08 18 23 BD04 BD07 19 22 BD05 BD06 20 21 GND HS-3282 (CLCC) TOP VIEW ...
Page 3
... Transmitter 29 PL2 Transmitter 30 TX/R Transmitter HS-3282 DESCRIPTION Supply pin 5 volts 5%. ARlNC 429 data input to Receiver 1. ARlNC 429 data input to Receiver 1. ARINC 429 data input to Receiver 2. ARINC 429 data input to Receiver 2. Device ready flag output from Receiver 1 indicating a valid data word is ready to be fetched. ...
Page 4
... Pinout HS-3282 DESCRIPTION Data output from Transmitter Data output from Transmitter. Transmitter Enable input signal to initiate data transmission from FIFO memory. Control word input strobe signal to latch the control word from the databus into the control word register. ...
Page 5
... Operational Description The HS-3282 is designed to support ARINC Specification 429 and other serial data protocols that use a similar format by collecting the receiving, transmitting, synchronizing, timing and parity functions on a single, low power LSl circuit. It goes beyond the ARlNC requirements by providing for either odd or even parity, and giving the user a choice of either 25 or 32-bit word lengths ...
Page 6
... The receiver consists of the following circuits: HS-3282 • The Line Receiver functions as a voltage level translator. It transforms the 10 volt differential line voltage, ARINC 429 format, into 5 volt internal logic level. ...
Page 7
... PARCK set to a logic “0” will result in odd parity and when set to a logic “1” will result in even parity. HS-3282 Sample Interface Technique From Figure 1, one can see that the Data Bus is time shared between the Receiver and Transmitter ...
Page 8
... LINE RECEIV. 429D12 ( SEL SELF TEST WLSEL RCV CLK D/R1 D/R2 FIGURE 1. SINGLE CHIP ARINC 429 INTERFACE FUNCTIONAL BLOCK DIAGRAM HS-3282 CLK 37 RCV CLK RCVSEL RCV TX WDCNT 1 WORD GAP TIMING TXSEL DATA CLOCK DATA S/R 1 RCV CLK CLK 32 LATCH 1 SEL EN1 ...
Page 9
... Operating Conditions Operating Voltage Range . . . . . . . . . . . . . . . . . . . +4.75V to +5.25V Operating Temperature Range HS-3282- HS-3282- -55 CAUTION: Stresses above those listed in “Absolute Maximum Ratings” may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. ...
Page 10
... Output Data Bit Time 1/ Output Data Bit Time 2/ Output Data Null Time 1/ Output Data Null Time 2/ HS-3282 5 +70 C (HS-3282-5 - +125 C (HS-3282-8) A SYMBOL CONDITIONS 4.75V, 5.25V 4.75V, 5.25V 4.75V, 5.25V DD TMR V = 4.75V, 5.25V ...
Page 11
... Open 1MHz, Note Open 1MHz, Note TLHC CLK = 1MHz, From 0.7V to 3.5V THLC CLK = 1MHz, From 3.5V to 0.7V TLHI From 0.7V to 3.5V, Note 6 THLI From 3.5V to 0.7V, Note 6 5-193 o C (HS-3282-5 (HS-3282-8) (Continued) LIMITS MIN MAX UNITS 39.6 40.4 316.8 323.2 - 400 (HS-3282-8) ...
Page 12
... SEL TIME INTERVAL A BUS IS BEING USED AS AN OUTPUT FIGURE 2. TYPICAL INTERFACE TIMING SEQUENCE 429DI BIT 32 t D/R D/R EN SEL BD00-15 SEL BD00-15 CWSTR BD00-15 HS-3282 TIME TIME INTERVAL B INTERVAL C INTERVAL D BUS IS BEING USED AS AN INPUT t END D/REN ENEN t SELEN t t SELEN ENSEL ...
Page 13
... WORD 1 TX/R ENTX t ENDAT BIT 42900 1 429DI BIT 32 t D/R D/R t D/REN EN t SELEN SEL t ENPL PL1 PL2 TX/R ENTX 429D0 HS-3282 t PL12 DWSET t DWHLD WORD 2 FIGURE 5. TRANSMITTER FIFO WRITE TIMING t BIT t t NUL NUL t GAP BIT BIT BIT FIGURE 6. TRANSMITTER OUTPUT TIMING t ...
Page 14
... BD13 PL1 28 14 BD12 BD00 27 15 BD11 BD01 26 16 BD10 BD02 25 17 BD09 BD03 24 18 BD08 BD04 23 19 BD07 BD05 22 20 BD06 21 HS-3282 CLCC GND D/ D/R2 CWSTR 37 10 SEL ENTX 36 EN1 11 ...
Page 15
... No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see web site http://www.intersil.com HS-3282 GLASSIVATION: Type: SiO 2 Å Thickness: 8kA 1k WORST CASE CURRENT DENSITY A/cm HS-3282 5-197 (36) N/C (35) N/C (34) CWSTR (33) ENTX (32) 429D0 (31) 429D0 (30) TX/R (29) PL2 (28) PL1 (27) BD00 ...