IDT70914S Integrated Device Technology, IDT70914S Datasheet - Page 10

no-image

IDT70914S

Manufacturer Part Number
IDT70914S
Description
High Speed 36k 4k X 9 Synchronous Dual-port Ram
Manufacturer
Integrated Device Technology
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IDT70914S-12
Manufacturer:
IDT
Quantity:
20 000
Part Number:
IDT70914S12J
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT70914S12J8
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT70914S12PF
Manufacturer:
IDT
Quantity:
2
Part Number:
IDT70914S12PF
Manufacturer:
IDT
Quantity:
170
Part Number:
IDT70914S12PF
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT70914S12PF8
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT70914S12PFG
Manufacturer:
IDT
Quantity:
45
Part Number:
IDT70914S12PFG
Manufacturer:
IDT
Quantity:
122
Part Number:
IDT70914S15J
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT70914S20JI
Manufacturer:
IDT
Quantity:
1 831
interface. Registered inputs provide very short set-up and hold times on
address, data, and all critical control inputs. All internal registers are clocked
on the rising edge of the clock signal. An asynchronous output enable is
provided to ease asynchronous bus interfacing.
NOTES:
1. 'H' = HIGH voltage level steady state, 'h' = HIGH voltage level one set-up time prior to the LOW-to-HIGH clock transition, 'L' = LOW voltage level steady state 'l' = LOW
2. CLKEN = V
3. Control signals are initialted and terminated on the rising edge of the CLK, depending on their input level. When R/W and CE are LOW, a write cycle is initiated on
4. The register outputs are internal signals from the register inputs being clocked in or disabled by CLKEN.
IDT70914S
High-Speed 36K (4K x 9) Synchronous Dual-Port Static RAM
CLK
voltage level one set-up time prior to the LOW-to-HIGH clock transition, 'X' = Don't care, 'NC' = No change
the LOW-to-HIGH transition of the CLK. Termination of a write cycle is done on the next LOW-to-HIGH transistion of the CLK.
The IDT70914 provides a true synchronous Dual-Port Static RAM
The internal write pulse width is dependent on the LOW to HIGH
Synchronous
Hold (do nothing)
Load "1"
Load "0"
CE
Mode
H
X
IL
L
L
must be clocked in during Power-Up.
(3)
R/W
Inputs
X
X
L
H
Asynchronous
CLK
OE
X
X
H
L
X
(3)
Inputs
DATA
Outputs
DATA
High-Z
High-Z
CLKEN
I/O
0-8
L
L
H
H
OUT
IN
(2)
Deselected, Power-Down
Selected and Write Enabled
Read Selected and Data Output Enable Read
Outputs Disabled
6.42
10
transitions of the clock signal allowing the shortest possible realized cycle
times. Clock enable inputs are provided to stall the operation of the address
and data input registers without introducing clock skew for very fast
interleaved memory applications.
internal circuitry to reduce static power consumption.
ADDR
X
X
H
L
A HIGH on the CE input for one clock cycle will power down the
Register Inputs
Military, Industrial and Commercial Temperature Ranges
DATAIN
X
X
H
L
Mode
ADDR
NC
NC
H
L
Register Outputs
DATAOUT
(4)
NC
NC
H
L
3490 tbl 10
3490 tbl 09

Related parts for IDT70914S