MP20073 MPS, MP20073 Datasheet - Page 9

no-image

MP20073

Manufacturer Part Number
MP20073
Description
2a, 1.3v?6.0v Ddr Memory Termination Regulator
Manufacturer
MPS
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MP20073DH-LF-Z
Manufacturer:
MPS
Quantity:
2 592
Part Number:
MP20073DH-LF-Z
Manufacturer:
MPS
Quantity:
20 000
Part Number:
MP20073DH-LF-Z
0
Company:
Part Number:
MP20073DH-LF-Z
Quantity:
15 000
APPLICATION INFORMATION
Input Capacitor
Depending on the trace impedance from the
power supply to the part, transient increase of
source current is supplied mostly by the charge
from the VDDQ input capacitor. Use a 10µF (or
more) ceramic capacitor to supply this transient
charge. Provide more input capacitance as more
output capacitance is used at VTT. In general,
use 1/2 COUT for input.
Output Capacitor
For stable operation, total capacitance of the VTT
output terminal can be equal or greater than
20µF. Attach two 10µF ceramic capacitors in
parallel to minimize the effect of ESR and ESL. If
the ESR is greater than 10mΩ, insert an R-C
filter between the output and the VTTSEN input
to achieve loop stability. The R-C filter time
constant should be almost the same or slightly
lower than the time constant of the output
capacitor and its ESR.
VDRV Capacitor
Add a ceramic capacitor with a value between
1.0µF and 4.7µF placed close to the VDRV pin,
to stabilize 3.3V from any parasitic impedance
from the supply.
Thermal design
As the MP20073 is a linear regulator, the VTT
current flow in both source and sink directions
generate power dissipation from the device.
In the source phase, the potential difference
between VDDQ and VTT times VTT current
becomes
Psource=(VDDQ-VTT) x Isource
In this case, if VDDQ is connected to an
alternative power supply lower than VDDQ
voltage, power loss can be decreased.
For the sink phase, VTT voltage is applied across
the internal LDO regulator, and the power
dissipation Psink is:
MP20073 Rev. 0.9
10/22/2010
the
Psink=VTT x Isink
MP20073 – 2A, 1.3V-6.0V INPUT, DDR MEMORY TERMINATION REGUALTOR
MPS Proprietary Information. Unauthorized Photocopy and Duplication Prohibited.
power
dissipation,
© 2010 MPS. All Rights Reserved.
www.MonolithicPower.com
The device does not sink and source the current
at the same time and source/sink current varies
rapidly with time. The actual power dissipation to
be considered for thermal design is an average
of the above values over time.
Another power consumption is the current used
for internal control circuitry from VDDQ supply.
This power needs to be effectively dissipated
from the package.
PCB Layout Guidelines
Good PCB layout design is critical to ensure high
performance and stable operation of the DDR
power controller. The following items must be
considered when preparing PCB layout:
1. All high−current traces must be kept as short
and wide as possible to reduce power loss.
High−current traces are the trace from the input
voltage terminal to VDDQ pin, the trace from the
VTT output terminal to the load, the trace from
the input ground terminal to the VTT output
ground terminal, and the trace from VTT output
ground terminal to the GND pin.
Power handling and heaksinking of high−current
traces can be improved by also routing the same
high−current traces in the other layers by the
same path and joining them together with
multiple vias.
2. To ensure the proper function of the device,
separated ground connections should be used
for different parts of the application circuit
according to their functions.
The VTT output capacitor ground should be
connected to the GND pin first with a short trace,
it is then connected to the ground plane of GND.
The input capacitor ground, the VTT output
capacitor
capacitor ground should be connected to the
GND plane.
ground,
the
VDDQ
decoupling
9

Related parts for MP20073