ISL12027 Intersil Corporation, ISL12027 Datasheet - Page 19

no-image

ISL12027

Manufacturer Part Number
ISL12027
Description
Manufacturer
Intersil Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISL12027IB27AZ
Manufacturer:
Intersil
Quantity:
669
Part Number:
ISL12027IB27AZ
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Part Number:
ISL12027IB27AZ-T
Manufacturer:
SST
Quantity:
1 200
Part Number:
ISL12027IB27Z
Manufacturer:
INTERSIL
Quantity:
20 000
Part Number:
ISL12027IB27Z-T
Manufacturer:
Intersil
Quantity:
390
Part Number:
ISL12027IB30AZ-T
Manufacturer:
INTERSIL
Quantity:
3 000
Part Number:
ISL12027IBAZ-T
Manufacturer:
INTERSIL
Quantity:
4 300
Acknowledge Polling
Disabling of the inputs during non-volatile write cycles can
be used to take advantage of the typical 5ms write cycle
time. Once the stop condition is issued to indicate the end of
the master’s byte load operation, the ISL12027 initiates the
internal non-volatile write cycle. Acknowledge polling can
begin immediately. To do this, the master issues a start
condition followed by the Memory Array Slave Address Byte
for a write or read operation (AEh or AFh). If the ISL12027 is
still busy with the non-volatile write cycle, then no ACK will
be returned. When the ISL12027 has completed the write
operation, an ACK is returned and the host can proceed with
the read or write operation. Refer to the flow chart in
Figure 24. Note: Do not use the CCR Slave byte (DEh or
DFh) for Acknowledge Polling.
SIGNALS FROM
THE SLAVE
SIGNALS FROM
THE MASTER
SDA BUS
ADDRESS POINTER ENDS
6 BYTES
FIGURE 21. WRITING 12 BYTES TO A 16-BYTE MEMORY PAGE STARTING AT ADDRESS 10
SIGNALS FROM
THE MASTER
SDA BUS
SIGNALS FROM
THE SLAVE
ADDRESS = 5
AT ADDR = 5
A
R
S
T
T
19
1
ADDRESS
SLAVE
1
1
1
S
A
R
T
T
0
1
A
C
K
FIGURE 22. PAGE WRITE SEQUENCE
ADDRESS
FIGURE 20. BYTE WRITE SEQUENCE
0 0 0 0 0 0 0
SLAVE
ADDRESS 1
1
WORD
1
1
0
ISL12027
A
C
K
0 0 0 0 0 0 0
ADDRESS 1
WORD
A
C
K
ADDRESS 0
Read Operations
There are three basic read operations: Current Address
Read, Random Read, and Sequential Read.
Current Address Read
Internally the ISL12027 contains an address counter that
maintains the address of the last word read incremented by
one. Therefore, if the last read was to address n, the next
read operation would access data from address n+1. On
power-up, the sixteen bit address is initialized to 0h. In this
way, a current address read immediately after the power on
reset can download the entire contents of memory starting at
the first location. Upon receipt of the Slave Address Byte
with the R/W bit set to one, the ISL12027 issues an
acknowledge, then transmits eight data bits. The master
terminates the read operation by not responding with an
acknowledge during the ninth clock and issuing a stop
WORD
ADDRESS
A
C
K
10
ADDRESS 0
WORD
A
C
K
1 ≤ n ≤ 16 for EEPROM array
1 ≤ n ≤ 8 for CCR
DATA
A
C
K
(1)
6 BYTES
DATA
ADDRESS
A
C
K
15
O
S
T
P
DATA
(n)
A
C
K
S
O
P
T
April 17, 2006
FN8232.3

Related parts for ISL12027