ISL12026 Intersil Corporation, ISL12026 Datasheet - Page 15

no-image

ISL12026

Manufacturer Part Number
ISL12026
Description
Manufacturer
Intersil Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISL12026AIBZ-T
0
Part Number:
ISL12026IBZ
Manufacturer:
INTELSEL
Quantity:
60
Part Number:
ISL12026IBZ
Manufacturer:
INTERSIL
Quantity:
20 000
Part Number:
ISL12026IBZ-T
Manufacturer:
INTERSIL
Quantity:
20 000
Part Number:
ISL12026IBZ-T
0
Part Number:
ISL12026IVZ
Manufacturer:
Intersil
Quantity:
864
Company:
Part Number:
ISL12026IVZ-T
Quantity:
5 400
Device Addressing
Following a start condition, the master must output a Slave
Address Byte. The first four bits of the Slave Address Byte
specify access to either the EEPROM array or to the CCR.
Slave bits ‘1010’ access the EEPROM array. Slave bits
‘1101’ access the CCR.
When shipped from the factory, EEPROM array is
UNDEFINED, and should be programmed by the customer
to a known state.
Bit 3 through Bit 1 of the slave byte specify the device select
bits. These are set to ‘111’.
The last bit of the Slave Address Byte defines the operation
to be performed. When this R/W bit is a one, then a read
operation is selected. A zero selects a write operation (Refer
to Figure 15).
ARRAY
CCR
FROM TRANSMITTER
DATA OUTPUT
FROM RECEIVER
DATA OUTPUT
SCL FROM
MASTER
FIGURE 15. SLAVE ADDRESS, WORD ADDRESS, AND DATA BYTES
A7
1
1
D7
0
DEVICE IDENTIFIER
15
A6
0
1
D6
0
FIGURE 14. ACKNOWLEDGE RESPONSE FROM RECEIVER
START
A5
D5
1
0
0
A4
D4
0
1
0
1
A3
D3
1
0
ISL12026
A2
D2
1
0
After loading the entire Slave Address Byte from the SDA
bus, the ISL12026 compares the device identifier and device
select bits with ‘1010111’ or ‘1101111’. Upon a correct
compare, the device outputs an acknowledge on the SDA
line.
Following the Slave Byte is a two byte word address. The
word address is either supplied by the master device or
obtained from an internal counter. On power up the internal
address counter is set to address 0h, so a current address
read of the EEPROM array starts at address 0. When
required, as part of a random read, the master must supply
the 2 Word Address Bytes as shown in Figure 15.
In a random read operation, the slave byte in the “dummy
write” portion must match the slave byte in the “read”
section. That is if the random read is from the array the slave
byte must be 1010111x in both instances. Similarly, for a
random read of the Clock/Control Registers, the slave byte
must be 1101111x in both places.
A1
D1
1
0
R/W
A8
A0
D0
8
(16
SLAVE ADDRESS BYTE
ACKNOWLEDGE
BYTE PAGES)
WORD ADDRESS 1
WORD ADDRESS 0
DATA BYTE
9
BYTE 0
BYTE 3
BYTE 1
BYTE 2
April 13, 2006
FN8231.3

Related parts for ISL12026