SDA9251-2X Infineon Technologies Corporation, SDA9251-2X Datasheet

no-image

SDA9251-2X

Manufacturer Part Number
SDA9251-2X
Description
Dynamic Sequential Access Memory For Television Applications (tv-sam)
Manufacturer
Infineon Technologies Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SDA9251-2X
Manufacturer:
INFINEON/英飞凌
Quantity:
20 000
Part Number:
SDA9251-2X GEG
Manufacturer:
MAXIM
Quantity:
2 500
Part Number:
SDA9251-2X GEG
Manufacturer:
SIEMENS/西门子
Quantity:
20 000
868352-Bit Dynamic Sequential Access Memory
for Television Applications (TV-SAM)
Preliminary Data
Features
Type
SDA 9251-2X
Semiconductor Group
212 x 64 x 16 x 4-bit organization
Triple port architecture
One 16 x 4-bit input shift register
Two 16 x 4-bit output shift registers
Shift registers independently and simultaneously
accessible
Continuous data flow even at maximum speed
33-MHz shift rate - 0.27-Gbit/s total data rate
All inputs and outputs TTL-compatible
Tristate outputs
Random access of groups of 16 x 4 bits for a wide range
of applications
Refresh-free operation possible
5 V
0 … 70 C operating temperature range
Low power dissipation: 550 mW active, 28 mW standby
Suitable for all common TV standards
Allows flicker and noise reduction simultaneously
with only one field memory
Applications: TV, VCR, image processing,
video printers, data compressors, delay lines,
time base correctors, HDTV
10 % power supply
Ordering Code
Q67100-H5063
159
P-DSO-28-.350
Package
P-DSO-28-.350 (SMD)
SDA 9251-2X
CMOS IC
01.94

Related parts for SDA9251-2X

SDA9251-2X Summary of contents

Page 1

Dynamic Sequential Access Memory for Television Applications (TV-SAM) Preliminary Data Features 212 4-bit organization Triple port architecture One 16 x 4-bit input shift register Two 16 x 4-bit output shift registers Shift registers independently ...

Page 2

Functional Description The SDA 9251 is a triple port 868 352 bit dynamic sequential-access memory for high-data-rate video applications organized as 212 rows by 64 columns by 16 arrays by 4 bit to allow for the storage of ...

Page 3

Data Input (SDC, SCB) Data are shifted in through the serial port C (SDC0, …, SDC3) at the rising edge of the shift clock SCB. After16 clock pulses the data have to be transferred from shift register C to latch ...

Page 4

Data Transfer from Latch B to Shift Register B (RB) The contents of latch B are transferred to shift register B at the falling edge of the read transfer signal RB. If the timing restrictions between RB and the shift ...

Page 5

Typical Memory Cycle Sequence A typical application of the TV-SAM is a real-time interfield image processing combined with flicker reduction. This can be achieved, for example, by writing and reading with 13.5-MHz clock rate via port C and B and ...

Page 6

Typical Memory Cycle Sequence Semiconductor Group 164 SDA 9251-2X ...

Page 7

Pin Configuration (top view) Semiconductor Group 165 SDA 9251-2X ...

Page 8

Pin Definitions and Functions Pin No. Symbol Input (I) Output (O) 3 SQA0 O 2 SQA1 O 27 SQA2 O 26 SQA3 O 20 SCA OEA I 5 SQB0 O 4 SQB1 O 24 SQB2 ...

Page 9

Block Diagram Semiconductor Group 167 SDA 9251-2X ...

Page 10

Absolute Maximum Ratings Parameter Storage temperature Soldering temperature Soldering time Input/output voltage Test function input voltage Power supply voltage Data out current (short circuit) Total power dissipation Power dissipation per output Operating Range Parameter Supply voltage Supply voltage Supply voltage ...

Page 11

DC Characteristics Parameter Symbol Test enable input V (TF) IH high voltage V Test disable input (TF) IL low voltage H-output voltage V QH L-output voltage ...

Page 12

AC Characteristics Parameter Symbol Memory read write cycle time t RE low time RE t Serial port cycle SC time t RE precharge ...

Page 13

AC Characteristics (cont’ Parameter Symbol lead time t WRL lead time WRL t Output buffer turn- OFF off delay ...

Page 14

AC Characteristics (cont’ Parameter Symbol Refresh period t REF t Transition time T (rise/fall) L-serial clock time t SCL t H-serial clock time SCH Hold time ...

Page 15

Operation Truth Table N RE Cycle SCAD SAR SAC Mode M0 RA0…RA7 CA0…CA5 L RA0…RA7 CA0…CA5 H RA0…RA7 CA0…CA5 Note Dont’t care ...

Page 16

Diagram 1 AC-Timing Measuring Conditions Semiconductor Group 174 SDA 9251-2X ...

Page 17

Diagram 2 Read Transfer Memory to Port A Semiconductor Group 175 SDA 9251-2X ...

Page 18

Diagram 3 Read Transfer Memory to Port B Semiconductor Group 176 SDA 9251-2X ...

Page 19

Diagram 4 Write Transfer from Port C to Memory Semiconductor Group 177 SDA 9251-2X ...

Page 20

Diagram 5 Semiconductor Group 178 SDA 9251-2X ...

Page 21

Diagram 6 Refresh with Internal Row Address Semiconductor Group 179 SDA 9251-2X ...

Page 22

Application Circuit For best performance and operation within the specified AC parameter limits it is mandatory to use separate decoupling capacitors for V shorted to on the board as shown in figure below. CC2 C Decoupling capacitors and 1 To ...

Page 23

Typical Application Digital Storage Field As standard for digital TV systems, CCIR recommendation 601 defines a field of 288 lines with 720 pixels per line. The sampling frequency is 13.5 MHz with a resolution of 8 bit ...

Related keywords