MT8920BC Zarlink Semiconductor, MT8920BC Datasheet
MT8920BC
Related parts for MT8920BC
MT8920BC Summary of contents
Page 1
Features • High speed parallel access to the serial ST-BUS Parallel bus optimized for 68000 µP (mode 1) • • Fast dual-port RAM access (mode 2) Access time: 120 nsec • Parallel bus controller (mode external controller ...
Page 2
MT8920B 1 28 C4i 2 27 F0i 26 IACK, MS1 3 25 STi0 DS R/ ...
Page 3
Data Sheet Pin Description (continued) Pin # Name 13 A5 Address Bit A5 (Mode 1). This input is used to extend the address range of the STPA. A5 selects internal registers when high and Tx/Rx RAM’s when low. A5 Address ...
Page 4
MT8920B Functional Description The STPA (ST-BUS Parallel Access) device provides a simple interface between Zarlink’s ST-BUS and parallel system environments. synchronous, time division, multiplexed bussing scheme with data streams operating at 2048 kbit/s. The ST-BUS is the primary means of ...
Page 5
Data Sheet 24/32 Channel Operation The STPA may be configured to operate channel or 24 channel device. This feature, which is available in all three modes of operation, is particularly useful in applications involving data access to ...
Page 6
MT8920B 6 Data Sheet ...
Page 7
Data Sheet ADDRESS BITS • • • • • • • • • • • • • • • ...
Page 8
MT8920B Timing information for data transfers on this interface is shown in Figure 14. The Mode 1 interface is designed to operate directly with a 68000-type asynchronous bus but can easily accommodate most other popular microprocessors as well. Control Registers ...
Page 9
Data Sheet Control Register 2 Bits µP Rx0 a) Control Register 2 Bits Tx0 µP Rx0 b) Control Register 2 Bits ...
Page 10
MT8920B Interrupt Modes and Servicing Static Interrupt Mode A static interrupt is caused when an incoming byte matches a predefined byte. The incoming byte from a selected channel is stored in Interrupt Image Register (1/2) where it is compared with ...
Page 11
Data Sheet Mode 2 - Fast RAM Mode Mode 2 operates as a high speed dual port RAM interface to the ST-BUS. Only the two transmit RAM’s, Tx0 and Tx1, and the receive RAM, Rx0 are active in this mode ...
Page 12
MT8920B connected directly enable the device appropriately. Common Bus MMS MS1 24/ MMS MS1 24/ Figure 9 ...
Page 13
Data Sheet MT8920B 13 ...
Page 14
MT8920B Digital Signal Processor to ST-BUS Interface Mode 2 allows many high speed devices to be easily connected to the ST-BUS. Figure 12 shows a TMS32020 digital signal processor interfaced to the ST-BUS through the STPA. This simple interface allows ...
Page 15
Data Sheet Connecting the STPA to a shared ST-BUS Line The STPA’s STo0 and STo1 outputs cannot be directly forced into a high impedance However, with some external logic, the STo0 output can be buffered by a three-state device, controlled ...
Page 16
MT8920B Absolute Maximum Ratings* Parameter 1 Supply Voltage 2 Voltage on any I/O pin 3 Current on any I/O pin 4 Storage Temperature 5 Package Power Dissipation * Exceeding these values may cause permanent damage. Functional operation under these conditions ...
Page 17
Data Sheet AC Electrical Characteristics ± ° (V =5.0V 5%,T =- Characteristics †† 1 Address to DS (CS) Low †† (CS) Low 3 DS (CS) Low to DTACK Low 4 Valid ...
Page 18
MT8920B AC Electrical Characteristics ± ° (V =5.0V 5%,T =- Characteristics 1 OE Low to Valid Data 2 Address Access Time 3 CS Low to Valid Data 4 Output Disable 5 Address Setup Time 6 ...
Page 19
Data Sheet CHANNEL N - BIT 0 C4i READ ADDRESS N or WRITE ADDRESS ( CONDITION 1: Access begins before contention window and finishes before ST-BUS access - No contention. OE, R/W BUSY CONDITION ...
Page 20
MT8920B AC Electrical Characteristics ± ° ((V =5.0V 5%,TA=- Characteristics OE, WE, Address Enabled 2 C4i Low to Address Change OE, WE, Address Disabled 4 C4i Low to Output Enable ...
Page 21
Data Sheet CHANNEL N-1 BIT 0 BIT 7 C4i STCH t STC BIT 4 BIT 3 C4i STCH DCS t STC CHANNEL N BIT 6 BIT 5 t SCPW Figure 18 - Mode 3 STCH Timing Diagram CHANNEL N BIT ...
Page 22
MT8920B AC Electrical Characteristics ± ° 5. Characteristics 1 Clock C4i Period 2 Clock C4i Period High 3 Clock C4i Period Low 4 C4i Rise Time 5 C4i Fall ...
Page 23
Data Sheet CHANNEL CHANNEL 31 0 Bit BIT 7 Data Bus Figure 21 - Format of 2048 kbit/s ST-BUS Streams 2.0 V INPUTS 0.8 V 2.0 V OUTPUTS 0 6.0k LOAD A 125 µs ...
Page 24
...
Page 25
...
Page 26
...
Page 27
... For more information about all Zarlink products Information relating to products and services furnished herein by Zarlink Semiconductor Inc. trading as Zarlink Semiconductor or its subsidiaries (collectively “Zarlink”) is believed to be reliable. However, Zarlink assumes no liability for errors that may appear in this publication, or for liability otherwise arising from the application or use of any such information, product or service or for any infringement of patents or other intellectual property rights owned by third parties which may result from such application or use ...