MAX108 Maxim, MAX108 Datasheet - Page 21

no-image

MAX108

Manufacturer Part Number
MAX108
Description
5V / 1.5Gsps / 8-Bit ADC with On-Chip 2.2GHz Track/Hold Amplifier
Manufacturer
Maxim
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MAX1081BCUP
Manufacturer:
MAXIM
Quantity:
3
Part Number:
MAX1081BCUP
Manufacturer:
MAXIM/美信
Quantity:
20 000
Part Number:
MAX1081BEUP
Manufacturer:
ROHM
Quantity:
736
Part Number:
MAX1082AEUE+
Manufacturer:
MAXIM/美信
Quantity:
20 000
Part Number:
MAX1082AEUE+T
Manufacturer:
MAXIM
Quantity:
294
Part Number:
MAX1084BCSA+
Manufacturer:
Maxim
Quantity:
97
Part Number:
MAX1084BESA+
Manufacturer:
Maxim
Quantity:
75
Part Number:
MAX1087EKA+T
Manufacturer:
MAXIM/美信
Quantity:
20 000
Part Number:
MAX1087ETA+T
Manufacturer:
MAX
Quantity:
20 000
Part Number:
MAX1089EKA+T
Manufacturer:
MAXIM/美信
Quantity:
20 000
The next section in the reset signal path is the reset
pipeline. This block adds clock cycles of latency to the
reset signal to match the latency of the converted ana-
log data through the ADC. In this way, when reset data
arrives at the RSTOUT+/RSTOUT- PECL output it will be
time-aligned with the analog data present in the prima-
ry and auxiliary ports at the time the reset input was
deasserted at RSTIN+/RSTIN-.
The demux clock generator creates the DIV1, DIV2, or
DIV4 clocks required for the different modes of demux
and non-demultiplexed operation. The TTL/CMOS con-
trol inputs DEMUXEN and DIVSELECT control the
demuxed mode selection, as described in Table 2. The
timing diagrams in Figures 16 and 17 show the output
timing and data alignment in DIV1, DIV2, and DIV4
modes, respectively.
Table 6. Demux Operating and Reset Control Signals
Figure 16. CLK and DREADY Timing in Demuxed DIV2 Mode
Showing Two Possible DREADY Phases
DREADY-
DREADY+
DREADY+, DREADY-
RSTOUT+, RSTOUT-
SIGNAL NAME
RSTIN+, RSTIN-
CLK+, CLK-
"PHASE 1"
"PHASE 2"
DREADY +
DREADY -
t
PD1
80%
50%
t
FDREADY
______________________________________________________________________________________
50%
20%
Sampling clock inputs
Differential PECL outputs
Differential PECL inputs
Differential PECL outputs
CLK+
CLK-
On-Chip 2.2GHz Track/Hold Amplifier
Demux Clock Generator
20%
t
RDREADY
TYPE
80%
Reset Pipeline
±5V, 1.5Gsps, 8-Bit ADC with
Master ADC timing signal. The ADC samples on the rising edge of CLK+.
Data-Ready PECL Output. Output data changes on the rising edge of
DREADY+.
Demux reset input signals. Resets the internal demux when asserted.
Reset outputs for resetting additional external demux devices.
The phase relationship between the sampling clock at
the CLK+/CLK- inputs and the data-ready clock at the
Dready+/Dready- outputs will be random at device
power-up. As with all divide-by-two circuits, two possi-
ble phase relationships exist between these clocks.
The difference between the phases is simply the inver-
sion of the DIV2-Dready clock. The timing diagram in
Figure 16 shows this relationship.
Reset all MAX108 devices to a known DREADY phase
after initial power-up for applications such as interleav-
ing, where two or more MAX108 devices are used to
achieve higher effective sampling rates. This synchro-
nization is necessary to set the order of output samples
between the devices. Resetting the converters accom-
plishes this synchronization. The reset signal is used to
force the internal counter in the demux clock-generator
block to a known phase state.
Figure 17. Output Timing for All Modes (DIV1, DIV2, DIV4)
AUXILIARY PORT DATA
PRIMARY PORT DATA
CLK-
CLK+
t
PWH
FUNCTION
t
PD1
t
PD2
t
PWL
DREADY +
DREADY -
21

Related parts for MAX108