S2050 AMCC (Applied Micro Circuits Corp), S2050 Datasheet - Page 5

no-image

S2050

Manufacturer Part Number
S2050
Description
Bicmos Pecl Clock Gigabit Ethernet Chipset
Manufacturer
AMCC (Applied Micro Circuits Corp)
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S2050
Manufacturer:
ST
0
Part Number:
S2050A
Manufacturer:
AMCC
Quantity:
1 831
Part Number:
S2050A
Manufacturer:
AMCC
Quantity:
325
Figure 6. Interface Diagram
Reference Clock Input
The reference clock input must be supplied with a PECL
single-ended AC coupled crystal clock source at 100 PPM
tolerance. See Table 3 for reference clock frequencies.
Framing
The S2050 provides SYNC character recognition and
data word alignment of the TTL level compatible out-
put data bus. During the data realignment process,
the RCLKN phase will be adjusted, and the byte pre-
vious to the comma character will be lost. No glitches
will occur in the RCLKN signal due to the realign-
ment. In systems where the SYNC detect function is
undesired, a LOW on the SYNCEN input disables the
SYNC function and the data will be “unframed”.
When framing is disabled by low SYNCEN, the S2050
simply achieves bit synchronization and begins to de-
liver parallel output data words whenever it has
received full transmission words. No attempt is made
to synchronize on any particular incoming character.
March 29, 2000 / Revision B
GIGABIT ETHERNET CHIPSET
Data Out
Data In
LPEN
RCLK
OE0
OE1
Transmitter
Receiver
Ethernet
Ethernet
S2046
Gigabit
Gigabit
S2050
Table 4. Response of PLL Loop Circuit to Input Data Rate Variation
P
L
TX/Y
TLX/Y
RLX/Y
RX/Y
L
n I
L
L
P
R
o
o
p
e r
E
c
c
t u
k
F
k
s
e
C
e
e
D
RLX/Y
d
d
TLX/Y
t n
L
RX/Y
a
TX/Y
K
o t
o t
a t
S
a t
e t
Transmitter
Receiver
Ethernet
Gigabit
Ethernet
S2050
Gigabit
S2046
V
a
n I
i r
2
4
t a
p
o t
0
4
0
4
>
>
t u
4
8
o i
-
-
3
7
R
-
-
n
2
4
6
3
D
E
Data Out
RCLK
LPEN
Data In
OE0, OE1
4
3
4
7
6
2
c (
a
F
4
6
8
3
p
p
a t
C
6
2
o
p
p
p
p
L
m
p
p
p
p
m
m
R
K
m
p
m
p
p
a
m
m
)
a
e t
e r
d
Table 3. Receiver Operating Modes
The SYNC output signal will go high whenever a
COMMA character (0011111XXX, positive running dis-
parity) is present on the parallel data outputs. The
SYNC output signal will be low at all other times. This
is true whether the S2050 is operating in 10-bit mode
or in 20-bit mode.
Lock Detect
The S2050 lock detect function indicates the state of
the phase-locked loop (PLL) clock recovery unit. The
PLL will indicate lock within 2.5 s after the start of
receiving serial data inputs. If the serial data inputs
have an instantaneous phase jump (from a serial
switch, for example) the PLL will not indicate an out-
of-lock state, but will recover the correct phase
alignment. If a run length of 80-160 bits is exceeded
the loop will declare loss of lock. Input data rate varia-
tion (compared to REFCLK) can also cause loss of
lock. Table 4 shows the response of the PLL loop
circuit to input data rate variation. When lock is lost,
the PLL will attempt to reacquire bit synchronization,
and will shift from the serial input data to the refer-
ence clock so that the correct frequency downstream
clocking will be maintained.
n I
n I
DWS
L
d
d
O
0
1
t e
t e
H
L
C
r e
r e
K
-
-
H
L
> -
> -
m
D
m
REFSEL
H
E
L
n i
n i
T
a
a
0
1
N
e t
e t
(Mbits/sec)
Data Rate
1250.0
1250.0
L
L
L
L
o
o
o
o
k c
k c
k c
k c
n I
n I
e
e
e
e
N
d
d
d
d
d
d
e
t e
t e
w
o t
o t
o t
Width
o t
Word
(Bits)
P
r e
r e
L
20
10
S
n I
m
R
m
R
n i
L
a t
E
E
n i
p
n i
p
t u
t u
F
F
e t
a
a
_
_
e t
e t
Frequency
Reference
D
d
C
C
a
a
L
L
Clock
(MHz)
62.50
125.0
a t
a t
K
K
S2046/S2050
RCLK/RCLKN
Frequency
(MHz)
62.50
62.5
5

Related parts for S2050