STE2002_06 ST Microelectronics, Inc., STE2002_06 Datasheet - Page 24

no-image

STE2002_06

Manufacturer Part Number
STE2002_06
Description
81 x 128 Single-chip LCD Controller/driver
Manufacturer
ST Microelectronics, Inc.
Datasheet
Bus interfaces
5
5.1
24/61
Bus interfaces
To provide the widest flexibility and ease of use the STE2002 features three different
methods for interfacing the host Controller. To select the desired interface the SEL1 and
SEL2 pads need to be connected to a logic LOW (connect to GND) or a logic HIGH (connect
to VDD). All the I/O pins of the unused interfaces must be connected to GND.
All interfaces are working while the STE2002 is in Power Down
Table 9.
I
The I
(400kHz Clock) and High Speed Mode (3.4MHz).
This bus is intended for communication between different Ics. It consists of two lines: one bi-
directional for data signals (SDA) and one for clock signals (SCL). Both the SDA and SCL
lines must be connected to a positive supply voltage via an active or passive pull-up.
The following protocol has been defined:
- Data transfer may be initiated only when the bus is not busy.
- During data transfer, the data line must remain stable whenever the clock line is high.
Changes in the data line
Accordingly, the following bus conditions have been defined:
BUS not busy: Both data and clock lines remain High.
Start Data Transfer: A change in the state of the data line, from High to Low, while the clock
is High, define the START condition.
Stop Data Transfer: A Change in the state of the data line, from low to High, while the clock
signal is High, defines the STOP condition.
Data Valid: The state of the data line represents valid data when after a start condition, the
data line is stable for the duration of the High period of the clock signal. The data on the line
may be changed during the Low period of the clock signal. There is one clock pulse per bit
of data.
Each data transfer is initiated with a start condition and terminated with a stop condition.
The number of data bytes transferred between the start and the stop conditions is not
limited. The information is transmitted byte-wide and each receiver acknowledges with the
ninth bit.
2
.
C interface
2
C interface is a fully complying I
SEL2
0
0
1
1
Bus interface
while the clock line is high will be interpreted as control signals.
SEL1
0
1
0
1
2
C bus specification, selectable to work in both Fast
Interface
Parallel
Serial
I
2
C
Read and Write; Fast
and High Speed Mode
Read and Write
Read and Write
Not Used
Note
STE2002

Related parts for STE2002_06