MSC7116_08 Motorola Semiconductor Products, MSC7116_08 Datasheet - Page 37

no-image

MSC7116_08

Manufacturer Part Number
MSC7116_08
Description
Low-cost 16-bit DSP with DDR Controller and 10/100 Mbps Ethernet MAC
Manufacturer
Motorola Semiconductor Products
Datasheet
2.5.9
2.5.10
Figure 24 shows the signal behavior of the
Freescale Semiconductor
Notes:
No.
400
401
402
Number
65
66
Internal bus clock (APBCLK)
Internal bus clock period (1/APBCLK)
URXD and UTXD inputs high/low duration
URXD and UTXD inputs rise/fall time
UTXD output rise/fall time
1.
2.
3.
UART Timing
EE Timing
The core clock is the SC1400 core clock. The ratio between the core clock and CLKOUT is configured during power-on-reset.
Configure the direction of the EE pin in the EE_CTRL register (see the SC140/SC1400 Core Reference Manual for details.
Refer to Table 1-11 on page 1-16 for details on EE pin functionality.
UTXD, URXD
UTXD Output
EE0 input to the core
EE0 output from the core
inputs
Characteristics
Characteristics
EE0 Out
EE0 In
EE
Figure 22. UART Output Timing
Figure 21. UART Input Timing
MSC7116 Data Sheet, Rev. 13
pin.
401
402
Figure 23. EE Pin Timing
Table 27. UART Timing
Table 28. EE0 Timing
400
Synchronous to core clock
Asynchronous
Type
Expression
16 × T
F
T
CORE
APBCLK
APBCLK
402
/2
66
65
401
400
120.3
Min
7.52
4 core clock periods
1 core clock period
Max
133
5
5
Min
Unit
MHz
ns
ns
ns
ns
37

Related parts for MSC7116_08