PDU18F Data Delay Devices, Inc., PDU18F Datasheet
PDU18F
Related parts for PDU18F
PDU18F Summary of contents
Page 1
... L fan-out capability • Fits standard 40-pin DIP socket • Auto-insertable FUNCTIONAL DESCRIPTION The PDU18F-series device is a 8-bit digitally programmable delay line. The delay from the input pin (IN) to the output pins (OUT, OUT/) A depends on the address code (A7-A0) according to the following formula: TD ...
Page 2
... PDU18F ADDRESS UPDATE The PDU18F is a memory device. As such, special precautions must be taken when changing the delay address in order to prevent spurious output signals. The timing restrictions are shown in Figure 1. After the last signal edge to be delayed has appeared on the OUT pin, a minimum time required before the address lines can change ...
Page 3
... OH V 0. 0.1 IHH -0 -60 -150 OS 25 12.5 DATA DELAY DEVICES, INC. PDU18F TYP UNITS 255 T INC 14.0 ns 1 UNITS NOTES sec UNITS NOTES ...
Page 4
... DIP (PDU18F-xx, PDU18F-xxM) .020 TYP .090 Gull-Wing (PDU18F-xxC5, PDU18F-xxMC5) Doc #97006 1/30/06 Tel: 973-773-2299 PACKAGE DIMENSIONS .100 TYP. ...
Page 5
... Mt. Prospect Ave. Clifton, NJ 07013 TEST CONDITIONS OUTPUT Load load Threshold: PRINTER COMPUTER SYSTEM REF OUT IN TEST (DUT) TRIG Test Setup PER IN T FALL 2.4V 1. 1.5V 1.5V DATA DELAY DEVICES, INC. PDU18F 1 FAST-TTL Gate 5pf ± 10% 1.5V (Rising & Falling) TIME INTERVAL COUNTER ...