M25P80 Numonyx, B.V., M25P80 Datasheet - Page 18

no-image

M25P80

Manufacturer Part Number
M25P80
Description
8 Mbit, low voltage, serial Flash memory with 75 MHz SPI bus interface
Manufacturer
Numonyx, B.V.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M25P80
Manufacturer:
ST
0
Part Number:
M25P80-AVMN6
Manufacturer:
ST
0
Part Number:
M25P80-AVMN6TP
Manufacturer:
ST
0
Part Number:
M25P80-UMW6TG
Manufacturer:
ST
0
Part Number:
M25P80-UMW6TG
Manufacturer:
ST
Quantity:
20 000
Part Number:
M25P80-VM6G
Quantity:
1 800
Part Number:
M25P80-VMC6G
Manufacturer:
ST
0
Company:
Part Number:
M25P80-VMC6TG
Quantity:
4 000
Company:
Part Number:
M25P80-VMN3TPB
Quantity:
15 000
Part Number:
M25P80-VMN6P
Manufacturer:
MICRON
Quantity:
20 000
Part Number:
M25P80-VMN6P
Quantity:
30
Part Number:
M25P80-VMN6PBA
Manufacturer:
ST
Quantity:
20 000
Part Number:
M25P80-VMN6TP
Manufacturer:
Numonyx
Quantity:
22 500
Part Number:
M25P80-VMN6TP
Manufacturer:
MICRON44
Quantity:
2 163
Instructions
6
18/52
Instructions
All instructions, addresses and data are shifted in and out of the device, most significant bit
first.
Serial Data Input (D) is sampled on the first rising edge of Serial Clock (C) after Chip Select
(S) is driven Low. Then, the one-byte instruction code must be shifted in to the device, most
significant bit first, on Serial Data input (D), each bit being latched on the rising edges of
Serial Clock (C).
The instruction set is listed in
Every instruction sequence starts with a one-byte instruction code. Depending on the
instruction, this might be followed by address bytes, or by data bytes, or by both or none.
In the case of a Read Data Bytes (READ), Read Data Bytes at Higher Speed (Fast_Read),
Read Status Register (RDSR), Read Identification (RDID) or Release from Deep Power-
down, and Read Electronic Signature (RES) instruction, the shifted-in instruction sequence
is followed by a data-out sequence. Chip Select (S) can be driven High after any bit of the
data-out sequence is being shifted out.
In the case of a Page Program (PP), Sector Erase (SE), Bulk Erase (BE), Write Status
Register (WRSR), Write Enable (WREN), Write Disable (WRDI) or Deep Power-down (DP)
instruction, Chip Select (S) must be driven High exactly at a byte boundary, otherwise the
instruction is rejected, and is not executed. That is, Chip Select (S) must driven High when
the number of clock pulses after Chip Select (S) being driven Low is an exact multiple of
eight.
All attempts to access the memory array during a Write Status Register cycle, Program
cycle or Erase cycle are ignored, and the internal Write Status Register cycle, Program
cycle or Erase cycle continues unaffected.
Table
4.
M25P80

Related parts for M25P80