IR3894MTR1PBF International Rectifier, IR3894MTR1PBF Datasheet - Page 31
IR3894MTR1PBF
Manufacturer Part Number
IR3894MTR1PBF
Description
12A Highly Integrated Single-Input Voltage, Synchronous Buck Regulator in a PQFN package.
Manufacturer
International Rectifier
Datasheet
1.IR3894MTR1PBF.pdf
(42 pages)
Specifications of IR3894MTR1PBF
Part Status
Active and Preferred
Package
PQFN / 5 x 6
Circuit
Single Output
Iout (a)
12
Switch Freq (khz)
0 - 1500
Input Range (v)
1.0 - 16
Output Range (v)
0.5 - 12
Pbf
PbF Option Available
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
The small signal value may be obtained from the
manufacturer’s datasheets, design tools or spice models.
Alternatively, they may also be inferred from measuring the
power stage transfer function of the converter and measuring
the double pole frequency f
to compute the small signal c
These result to:
Select crossover frequency F
Since F
pole and zeros.
Detailed calculation of compensation Type III:
Desired Phase Margin Θ = 70°
Select:
Select C
Calculate R
Select R
C
C
2
F
F
F
3
LC
ESR
s
/2=300 kHz
=24.9 kHz
R
2 *
LC
=5.3 MHz
2 *
4
3
3
<F
= 2.2nF.
= 1.82 kΩ:
F
0
3
F
F
F
<Fs/2<F
P
, C
2 *
F
1
1
Z
2
P
31
Z
Z
3
2
1
1
3
*
and C
*
F
F
R
F
R
P
F
0.5*
o
3
o
3
o
3
C V
;
FEBRUARY 01, 2012 | DATA SHEET | Rev 3.0
ESR
*
;
1 sin
1 sin
4
C
2
L
C
, Type III is selected to place the
1 sin
1 sin
0.5*
:
*
o
2
F
3
*
Z
lc
in
2
C V
and using equation (17)
o
354 pF, Select:
F
9.9 nF, Select:
.
o
s
0
*
=100 kHz
8.8 kHz and
300 kHz
osc
567.1 kHz
;
17.6 kHz
R
3
Single‐Input Voltage, Synchronous Buck Regulator
1.75 kΩ
C
C
2
3
10 nF
220 pF
- 31 -`
12A Highly Integrated SupIRBuck
Calculate R
Select R
Setting the Power Good Threshold
In this design IR3894 is used in normal (non‐tracking,
non‐sequencing) mode, therefore the PGood thresholds are
internally set at 90% and 120% of Vref. At startup as soon as
Vsns voltage reaches 0.9*0.5V=0.45V (Fig. 15), and after
1.28ms delay, PGood signal is asserted. As long as the Vsns
voltage is between the threshold range, Enable is high, and no
fault happens, the PGood remains high.
The following formula can be used to set the PGood
threshold. V
R8=2.87KΩ.
The PGood is an open drain output. Hence, it is necessary to
use a pull up resistor, R
of the pull‐up resistor must be chosen such as to limit the
current flowing into the PGood pin to be less than 5mA when
the output voltage is not in regulation. A typical value used
is 49.9kΩ.
OVP comparator also uses Vsns signal for over Voltage
dectection.With above values for R7 and R8, OVP trip point
(Vout_
Vref Bypass Capacitor
A minimum value of 100pF bypass capacitor is recommended
to be placed between Vref and Gnd pins.This capacitor should
be placed as close as possible to Vref pin.
Vout
R
6
R
4
_
V V
OVP)
OVP
5
o
2 *
= 4.02 kΩ:
V
R
R
-
is
ref
R
4
7 (
7 4.02
, R
out (PGood
5
ref
Vref
C
5
1
and R
4
* ;
2 *
*
R R
V
F
5
*1.2 * ( 7
out PGood TH
0.9*
P
_
2
TH
C
(
6
K
;
1
:
)
4
6
can be taken as 90% of Vout. Choose
PG
*
Vref
R
, from PGood pin to Vcc. The value
F
4
R
2.87 kΩ Select:
Z
_
2
127 Ω, Select:
-
)
R
R
4
;
8) / 8 1.44
1) * 8
R
5
R
R
4.1 kΩ,
IR3894
R
R
6
(34)
V
4
PD‐97745
2.87 kΩ
100 Ω
(35)