AD8842 Analog Devices, AD8842 Datasheet - Page 10

no-image

AD8842

Manufacturer Part Number
AD8842
Description
8-Bit Octal, 4-Quadrant Multiplying, CMOS TrimDAC
Manufacturer
Analog Devices
Datasheet

Specifications of AD8842

Resolution (bits)
8bit
Dac Update Rate
500kSPS
Dac Settling Time
2.9µs
Max Pos Supply (v)
+5.25V
Single-supply
No
Dac Type
Voltage Out
Dac Input Format
Ser,SPI

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD8842A
Manufacturer:
ADI
Quantity:
717
Part Number:
AD8842A
Manufacturer:
AD
Quantity:
1 000
Part Number:
AD8842AN
Manufacturer:
FUJ
Quantity:
6 225
Part Number:
AD8842AN
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD8842ANZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD8842AR
Manufacturer:
INTEL
Quantity:
6 000
Part Number:
AD8842AR
Manufacturer:
AD
Quantity:
20 000
Part Number:
AD8842ARZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD8842JR
Manufacturer:
ADI/亚德诺
Quantity:
20 000
AD8842
ADJUSTING AC OR DC SIGNAL LEVELS
The four-quadrant multiplication operation of the AD8842 is
shown in Figure 27. For dc operation the equation describing
the relationship between V
where D is a decimal number between 0 and 255
The actual output voltages generated with a fixed 3 V dc input
applied to V
Decimal
Input (D)
0
1
127
128
129
254
255
Notice that the output polarity is the same as the input polarity
when the DAC register is loaded with 255 (in binary = all ones).
Also note that the output does not exactly equal the input volt-
age. This is a result of the R-2R ladder DAC architecture cho-
sen. When the DAC register is loaded with 0, the output
polarity is inverted and exactly equals the magnitude of the in-
put voltage V
DAC in this example will vary within the 1 LSB linearity error
specification of the AD8842. The calculated voltage error would
be 0.023 V (= 3 V/128).
If V
tion 2 to describe circuit performance.
where
input code.
This transfer characteristic Equation 2 lends itself to amplitude
and phase control of the incoming signal V
loaded with all zeros, the output sine wave is shifted by 180
with respect to the input sine wave. This powerful multiplying
capability can be used for a wide variety of modulation, wave-
form adjustment and amplitude control.
SIGNAL INPUTS (V
The eight independent V
resistance nominal value of 19 k as specified in the electrical
characteristics table. These signal-inputs are designed to receive
not only dc, but ac input voltages. The signal-input voltage
range can operate to within one volt of either supply. That is,
the operating input-voltage-range is:
DAC OUTPUTS (V
The eight D/A converter outputs are fully buffered by the
AD8842’s internal amplifier. This amplifier is designed to drive
up to 1 k loads in parallel with 100 pF. However, in order to
minimize internal device power consumption, it is recom-
mended whenever possible to use larger values of load resis-
IN
is an ac signal such as a sine wave, then we can use Equa-
= 2 f, A = sine wave amplitude, and D = decimal
V
V
V
SS
OUT
OUT
IN
IN
+ 1 V < V
(D) = (D/128-1)
are summarized in this table.
. The actual voltage measured when setting up a
(t, D) = (D/128-1)
OUT
IN
V
–3.00 V
–2.98
–0.02
0.00
0.02
2.95
2.98
A, B, C, D, E, F, G, H)
IN
OUT
A, B, C, D, E, F, G, H)
IN
x < (V
IN
Table III.
inputs have a constant input-
(D)
, digital inputs and V
DD
V
– 1 V)
IN
A sin ( t)
IN
Comments
(V
Inverted FS
Zero Output
Full Scale (FS)
. When the DAC is
IN
= 3 V)
OUT
is:
(2)
(1)
(3)
–10–
tance. The amplifier output stage can handle shorts to GND;
however, care should be taken to avoid continuous short circuit
operation.
The low output impedance of the buffers minimizes crosstalk
between analog input channels. A graph (Figure 11) of analog
crosstalk between channels is provided in the typical perfor-
mance characteristics section. At 100 kHz 70 dB of channel-to-
channel isolation exists. It is recommended to use good circuit
layout practice such as guard traces between analog channels
and power supply bypass capacitors. A 0.01 F ceramic in paral-
lel with a 1 F–10 F tantalum capacitor provides a good power
supply bypass for most frequencies encountered.
DIGITAL INTERFACING
The four digital input pins (CLK, SDI, LD, PR) of the AD8842
were designed for TTL and 5 V CMOS logic compatibility. The
SDO output pin offers good fanout in CMOS logic applications
and can easily drive several AD8842s.
The Logic Contro Input Truth Table II describes how to shift
data into the internal 12-bit serial input register. Note that the
CLK is a positive-edge sensitive input. If mechanical switches
are used for breadboard evaluation, they should be debounced
by a flipflop or other suitable means. The basic three-wire serial
data interface setup is shown in Figure 30.
The required address plus data input format is defined in the se-
rial input decode Table I. Note there are 8 address states that
result in no operation (NOP) or activity in the AD8842 when
the positive edge triggered load-strobe (LD) is activated. This
NOP can be used in cascaded applications where only one DAC
out of several packages needs updating. The packages not re-
quiring data changes would receive the NOP address, that is, all
zeros. It takes 12 clocks on the CLK pin to fully load the serial-
input shift-register. Data on the SDI input pin is subject to the
timing diagram (Figure 3) data setup and data hold time re-
quirements. After the twelfth clock pulse the processor needs to
activate the LD strobe to have the AD8842 decode the serial-
register contents and update the target DAC register with the 8-
bit data word. This needs to be done before the thirteenth
positive clock edge. The timing requirements are provided in
the electrical characteristic table and in the Figure 3 timing dia-
gram. After twelve clock edges, data initially loaded into the
shift register at SDI appears at the shift register output SDO. A
multiple package interface circuit is shown in Figure 31. In this
topology all the devices are clocked with the new data; however,
only the decoded package address signal updates the target
package LD strobe which is being used as a chip select.
ZERO VOLTAGE
OUTPUT PRESET
SERIAL DATA
CLOCK
LOAD STROBE
Figure 30. Basic Three-Wire Serial Interface
17
16
20
7
PR
AD8842
LD
CLK
SDI
19
21
6
REV.
+5V
–5V
A

Related parts for AD8842