AD5663 Analog Devices, AD5663 Datasheet - Page 5

no-image

AD5663

Manufacturer Part Number
AD5663
Description
Manufacturer
Analog Devices
Datasheet

Specifications of AD5663

Resolution (bits)
16bit
Dac Update Rate
220kSPS
Dac Settling Time
4µs
Max Pos Supply (v)
+5.5V
Single-supply
Yes
Dac Type
Voltage Out
Dac Input Format
Ser,SPI

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD5663ARMZ
Manufacturer:
ADI
Quantity:
125
Part Number:
AD5663ARMZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Company:
Part Number:
AD5663ARMZ
Quantity:
2 600
Part Number:
AD5663BCPZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD5663BCPZ-REEL7
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD5663BCPZ5
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD5663BRMZ
Manufacturer:
ADI
Quantity:
258
Part Number:
AD5663BRMZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD5663BRMZ-1
Manufacturer:
ADI
Quantity:
449
Company:
Part Number:
AD5663RBCPZ-3REEL7
Quantity:
1 400
Company:
Part Number:
AD5663RBCPZ-3REEL7
Quantity:
1 400
Part Number:
AD5663RBRMZ-5REEL7
Manufacturer:
NSC
Quantity:
201
TIMING CHARACTERISTICS
All input signals are specified with t
V
Table 4.
Parameter
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
1
2
TIMING DIAGRAM
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
Guaranteed by design and characterization; not production tested.
Maximum SCLK frequency is 50 MHz at V
2
DD
= 2.7 V to 5.5 V; all specifications T
1
2
ASYNCHRONOUS LDAC UPDATE MODE.
SYNCHRONOUS LDAC UPDATE MODE.
LDAC
LDAC
SYNC
SCLK
V
CLR
OUT
DIN
1
2
V
20
9
9
13
5
5
0
15
13
0
10
15
5
0
300
DD
= 2.7 V to 5.5 V
Limit at T
t
DD
8
t
10
R
= 2.7 V to 5.5 V.
= t
DB23
MIN
F
MIN
= 1 ns/V (10% to 90% of V
t
, T
13
t
to T
4
MAX
t
5
t
15
MAX
t
6
, unless otherwise noted.
t
3
Figure 2. Serial Write Operation
Unit
ns min
ns min
ns min
ns min
ns min
ns min
ns min
ns min
ns min
ns min
ns min
ns min
ns min
ns min
ns max
t
Rev. 0 | Page 5 of 24
1
t
2
DD
DB0
) and timed from a voltage level of (V
t
t
14
7
t
Conditions/Comments
SCLK cycle time
SCLK high time
SCLK low time
SYNC to SCLK falling edge setup time
Data setup time
Data hold time
SCLK falling edge to SYNC rising edge
Minimum SYNC high time
SYNC rising edge to SCLK fall ignore
SCLK falling edge to SYNC fall ignore
LDAC pulse width low
SCLK falling edge to LDAC rising edge
CLR pulse width low
SCLK falling edge to LDAC falling edge
CLR pulse activation time
9
1
t
11
t
12
IL
+ V
IH
)/2.
AD5663

Related parts for AD5663