CS6422-CSZ Cirrus Logic Inc, CS6422-CSZ Datasheet - Page 29

IC SPEAKERPHONE ENHANCED 20SOIC

CS6422-CSZ

Manufacturer Part Number
CS6422-CSZ
Description
IC SPEAKERPHONE ENHANCED 20SOIC
Manufacturer
Cirrus Logic Inc
Type
Audio Processorr
Datasheet

Specifications of CS6422-CSZ

Package / Case
20-SOIC
Applications
Speakerphones
Mounting Type
Surface Mount
Product
General Purpose Audio Amplifiers
Available Set Gain
34 dB
Thd Plus Noise
0.03 %
Operating Supply Voltage
5 V
Supply Current
10 mA, 50 mA
Maximum Operating Temperature
+ 70 C
Mounting Style
SMD/SMT
Audio - Load Impedance
10 KOhms
Input Offset Voltage
2.12 V
Minimum Operating Temperature
0 C
Supply Voltage (max)
5.5 V
Supply Voltage (min)
4.5 V
Rohs Compliant
Yes
Operating Temperature Range
0°C To +70°C
Digital Ic Case Style
SOIC
No. Of Pins
20
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
598-1200-5

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS6422-CSZ
Manufacturer:
CIRRUS
Quantity:
61
Part Number:
CS6422-CSZ
Manufacturer:
CIRRUS
Quantity:
4
Part Number:
CS6422-CSZ
Manufacturer:
CIRRUS
Quantity:
20 000
Part Number:
CS6422-CSZR
Manufacturer:
CREE
Quantity:
210
Part Number:
CS6422-CSZR
Manufacturer:
CIRRUS
Quantity:
1 015
3.9
A hardware reset, initiated by bringing RST low for
at least t
after initial power-on.
When RST is held low, the various internal blocks
of the CS6422 are powered down. When RST is
brought high, the oscillator is enabled and approx-
imately 4 ms later, all digital clocks begin operat-
ing. The ADCs and DACs are calibrated and all
internal digital initializations occur.
The CS6422 supports two reset modes, cold reset
and warm reset. The reset mode is selected by
completing a write of a specified value to the MCR
within T
writes to the MCR occur within T
reset is initiated by default at the end of the T
time period.
The value written to the MCR determines the be-
havior of the CS6422:
1) a value of ‘0x0000’ will initiate a cold reset
2) a value of ‘0x0006’ will initiate a warm reset
3) a value of ‘0x8000’ will initiate a cold reset im-
4) a value of ‘0x8006’ will initiate a warm reset
Values (#2) through (#4) above are interpreted as
legitimate register writes (to register 0 for (#3) and
to register 3 for (#2) and (#4)) of the CS6422.
Therefore, it is important to follow the first register
write with another write containing the proper set-
tings for register 0 or register 3.
DS295F1
when the reset timer expires. This is the default
behavior of the device.
when the reset timer expires.
mediately, bypassing the reset timer.
immediately, bypassing the reset timer.
Reset
RSTL
wRST
and then high again, must be applied
of the rising edge of RST. If no
cRST
, then a cold
cRST
3.9.1
Cold reset initializes all the components of the
CS6422. The ADCs and DACs are reset, the echo
canceller memories and registers are cleared, and
the default settings of the MCR are restored.
3.9.2
Warm reset is like cold reset except that the echo
canceller coefficients and certain key variables are
not cleared, but instead keep their pre-reset value.
This gives the CS6422 a headstart in adapting to its
environment if the echo environment is relatively
stable, assuming a cold reset occurred at least once
since power up.
3.9.3
Another special reset option is to exit the T
set timer before the T
halts device operation until the analog bias voltages
have had time to settle. The early-exit option
should be used only in applications in which the
T
3.10 Clocking
The clock for the converters and DSP is provided
via the clocking pins, CLKI (pin 14) and CLKO
(pin 13). A 20.480 MHz parallel resonant crystal
placed between these two pins and loaded with
22 pF capacitors will allow the on-chip oscillator to
provide this system clock. Alternatively, the CLKI
pin may be driven by a CMOS level clock signal.
The clock may vary from 20.480 MHz by up to
10%, however, this will change the sampling rate
of the converters and echo canceller, which will af-
fect the bandwidth of the analog signals and the du-
ration of echo that the echo canceller can
accommodate. CLKO is not connected when CLKI
is driven by the CMOS signal.
wRST
start-up delay is unacceptable.
Cold Reset
Warm Reset
Reset Timer
wRST
has elapsed. This timer
CS6422
CS6422
wRST
re-
29
29

Related parts for CS6422-CSZ