AD7858 Analog Devices, AD7858 Datasheet - Page 21

no-image

AD7858

Manufacturer Part Number
AD7858
Description
3 V to 5 V Single Supply, 200 kSPS, 8-Channel, 12-Bit, Serial Sampling ADC
Manufacturer
Analog Devices
Datasheet

Specifications of AD7858

Resolution (bits)
12bit
# Chan
8
Sample Rate
200kSPS
Interface
Ser,SPI
Analog Input Type
SE-Uni
Ain Range
(Vref) p-p,Uni (Vref)
Adc Architecture
SAR
Pkg Type
DIP,SOIC

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD7858AN
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7858ARSZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7858ARZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7858BR-REEL
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7858BRZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7858LAN
Manufacturer:
MAXIM
Quantity:
170
Part Number:
AD7858LARS
Manufacturer:
AD
Quantity:
34
Part Number:
AD7858LARSZ-REEL
Quantity:
2 189
Automatic Calibration on Power-On
The CAL pin has a 0.15 µA pull-up current source connected
to it internally to allow for an automatic full self-calibration on
power-on. A full self-calibration will be initiated on power-on if
a capacitor is connected from the CAL pin to DGND. The
internal current source connected to the CAL pin charges up
the external capacitor and the time required to charge the exter-
nal capacitor will depend on the size of the capacitor itself. This
time should be large enough to ensure that the internal refer-
ence is settled before the calibration is performed. A 33 nF
capacitor is sufficient to ensure that the internal reference has
settled (see Power-Up Times) before a calibration is initiated
taking into account trigger level and current source variations
on the CAL pin. However, if an external reference is being
used, this reference must have stabilized before the automatic
calibration is initiated (a larger capacitor on the CAL pin
should be used if the external reference has not settled when the
autocalibration is initiated). Once the capacitor on the CAL pin
has charged, the calibration will be performed which will take
32 ms (4 MHz CLKIN). Therefore the autocalibration should
be complete before operating the part. After calibration, the
part is accurate to the 12-bit level and the specifications quoted
on the data sheet apply. There will be no need to perform
another calibration unless the operating conditions change or
unless a system calibration is required.
Self-Calibration Description
There are four different calibration options within the self-
calibration mode. First, there is a full self-calibration where the
DAC, internal gain, and internal offset errors are calibrated out.
Then, there is the (Gain + Offset) self-calibration which cali-
brates out the internal gain error and then the internal offset
errors. The internal DAC is not calibrated here. Finally, there
are the self-offset and self-gain calibrations which calibrate out
the internal offset errors and the internal gain errors respectively.
The internal capacitor DAC is calibrated by trimming each of
the capacitors in the DAC. It is the ratio of these capacitors to
each other that is critical, and so the calibration algorithm en-
sures that this ratio is at a specific value by the end of the cali-
bration routine. For the offset and gain there are two separate
capacitors, one of which is trimmed when an offset or gain
calibration is performed. Again, it is the ratio of these capacitors
to the capacitors in the DAC that is critical and the calibration
algorithm ensures that this ratio is at a specified value for both
the offset and gain calibrations.
The zero-scale error is adjusted for an offset calibration, and
the positive full-scale error is adjusted for a gain calibration.
Self-Calibration Timing
The diagram of Figure 25 shows the timing for a full self-
calibration. Here the BUSY line stays high for the full length of
the self-calibration. A self-calibration is initiated by bringing the
CAL pin low (which initiates an internal reset) and then high
again or by writing to the control register and setting the STCAL
bit to 1 (note that if the part is in a power-down mode the CAL pulse-
width must take account of the power-up time ). The BUSY line is
triggered high from the rising edge of CAL (or the end of the
write to the control register if calibration is initiated in soft-
ware), and BUSY will go low when the full self-calibration is
complete after a time t
CAL
as shown in Figure 25.
For the self- (gain + offset), self-offset, and self-gain calibrations
the BUSY line will be triggered high by the rising edge of the
CAL signal (or the end of the write to the control register if
calibration is initiated in software) and will stay high for the
full duration of the self-calibration. The length of time that
the BUSY is high will depend on the type of self-calibration
that is initiated. Typical figures are given in Table VIII. The
timing diagrams for the other self-calibration options will be
similar to that outlined in Figure 25.
System Calibration Description
System calibration allows the user to take out system errors
external to the AD7858/AD7858L as well as calibrate the errors
of the AD7858/AD7858L itself. The maximum calibration
range for the system offset errors is ± 5% of V
system gain errors is ± 2.5% of V
mum allowable system offset voltage applied between the
AIN(+) and AIN(–) pins for the calibration to adjust out this
error is ± 0.05 × V
AIN(–) or 0.05 × V
the maximum allowable system full-scale voltage that can be
applied between AIN(+) and AIN(–) for the calibration to
adjust out this error is V
above AIN(–)). If the system offset or system gain errors are
outside the ranges mentioned the system calibration algorithm
will reduce the errors as much as the trim range allows.
Figures 26 through 28 illustrate why a specific type of system
calibration might be used. Figure 26 shows a system offset
calibration (assuming a positive offset) where the analog input
range has been shifted upwards by the system offset after the
system offset calibration is completed. A negative offset may
also be accounted for by a system offset calibration.
SYS OFFSET
V
MAX SYSTEM OFFSET
REF
IS
BUSY (O/P)
–1LSB
AGND
CAL (I/P)
5% OF V
ANALOG
RANGE
INPUT
REF
REF
REF
t
1
(i.e., the AIN(+) can be 0.05 × V
below AIN(–)). For the System gain error
REF
t
15
SYSTEM OFFSET
CALIBRATION
± 0.025 × V
AD7858/AD7858L
REF
t
t
t
1
15
CAL
= 100ns MIN,
V
. This means that the maxi-
= 2.5
REF
= 125013
t
CAL
+ SYS OFFSET
MAX SYSTEM FULL SCALE
t
REF
CLKIN
SYS OFFSET
V
IS
REF
MAX SYSTEM OFFSET
t
( i.e., the AIN(+)
CLKIN
MAX,
2.5% FROM V
– 1LSB
IS
REF
AGND
5% OF V
and for the
ANALOG
RANGE
INPUT
REF
REF
REF
above

Related parts for AD7858