AD7812 Analog Devices, AD7812 Datasheet - Page 12

no-image

AD7812

Manufacturer Part Number
AD7812
Description
10-Bit, 8-Channel, 350 kSPS, Serial A/D Converter
Manufacturer
Analog Devices
Datasheet

Specifications of AD7812

Resolution (bits)
10bit
# Chan
8
Sample Rate
350kSPS
Interface
Ser
Analog Input Type
Diff-Uni,SE-Uni
Ain Range
(Vref) p-p,Uni (Vref)
Adc Architecture
SAR
Pkg Type
DIP,SOIC,SOP

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD7812YR
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7812YRU
Manufacturer:
AD
Quantity:
90
Part Number:
AD7812YRU
Manufacturer:
PLX
Quantity:
41
Part Number:
AD7812YRU
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7812YRUZ
Manufacturer:
ADI
Quantity:
1 000
Part Number:
AD7812YRUZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7812YRUZ-REEL7
Manufacturer:
ADI
Quantity:
1 000
Part Number:
AD7812YRUZ-REEL7
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7812YRZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
AD7811/AD7812
When using automatic power-down between conversions to
improve the power performance of the part (see Power vs.
Throughput) the switch SW1 will open when the part enters its
power-down mode if using the internal on-chip reference. This
provides a high impedance discharge path for the external
capacitor (see Figure 9). A typical value of external capacitance
is 10 nF. When the part is in Mode 2 Full Power-Down, because
the external capacitor holds its charge during power-down, the
internal bandgap reference will power up more quickly after
relatively short periods of full power-down. When operating the
part in Mode 2 Partial Power-Down the external capacitor is not
required as the on-chip reference stays powered up while the
rest of the circuitry powers down.
ADC TRANSFER FUNCTION
The output coding of the AD7811 and AD7812 is straight
binary. The designed code transitions occur at successive inte-
ger LSB values (i.e., 1 LSB, 2 LSBs, etc.). The LSB size is =
V
AD7812 is shown in Figure 10.
POWER-DOWN OPTIONS
The AD7811 and AD7812 provide flexible power management
to allow the user to achieve the best power performance for a
given throughput rate.
The power management options are selected by programming
the power-down bits (i.e., PD1 and PD0) in the control register.
Table III below summarizes the options available. When the
power-down bits are programmed for Mode 2 Power Down (full
and partial), a rising edge on the CONVST pin will power up
the part. This feature is used when powering down between
conversions—see Power vs. Throughput. When the AD7811
and AD7812 are placed in partial power-down the on-chip
reference does not power down. However, the part will power
up more quickly after long periods of power-down when using
partial power-down—see Power-Up Times section.
PD1
1
0
0
0
1
1
This refers to the state of the CONVST signal at the end of a conversion.
REF
/1024. The ideal transfer characteristic for the AD7811 and
Table III. AD7811/AD7812 Power-Down Options
PD0
1
0
1
1
0
0
111...111
111...110
111...000
011...111
000...010
000...001
000...000
CONVST
x
x
0
1
0
1
0V
1LSB
ANALOG INPUT
Description
Full Power-Up
Full Power-Down
Mode 2 Partial Power-Down
(Reference Stays Powered-Up)
No Power-Down
Mode 2 Full Power-Down
No Power-Down
1LSB = V
+V
REF
REF
–1LSB
/1024
POWER-ON-RESET
If during normal operation, a power-save is performed by removing
power from the AD7811 and AD7812; the user must be wary
that a proper reset is done when power is applied to the part
again. To ensure proper power-on-reset, we recommend that
both PD bits are set to 0 and then set to 1. This procedure
causes an internal reset to occur.
POWER-UP TIMES
The AD7811 and AD7812 have a 1.5 µs power-up time when
using an external reference or when powering up from partial
power-down. When V
AD7812 are in a low current mode of operation. In order to
carry out a conversion the AD7811 and AD7812 must first be
powered up by writing to the control register of each ADC to
set the power-down bits (i.e., PD1 = 1, PD0 = 1) for a full
power-up. See the Quick Evaluation Setup section on the fol-
lowing page.
Mode 2 Full Power-Down (PD1 = 1, PD0 = 0)
The power-up time of the AD7811 and AD7812 after power is
first connected, or after a long period of Full Power-Down, is
the time it takes the on-chip 1.23 V reference to power up plus
the time it takes to charge the external capacitor C
Figure 9. The time taken to charge C
given by the equation (7.6 × 2 kΩ × C
the power-up time is approximately 152 µs. It takes 30 µs to
power up the on-chip reference so the total power-up time of
either ADC in either of these conditions is 182 µs. However,
when powering down fully between conversions to achieve a
better power performance this power-up time reduces to 1.5 µs
after a relatively short period of power-down as C
charge (see On-Chip Reference section). The AD7811 and
AD7812 can therefore be used in Mode 2 with throughput
rates of 250 kSPS and under.
Mode 2 Partial Power-Down (PD1 = 0, PD0 = 1)
The power-up time of the AD7811 and AD7812 from a Partial
Power-Down is 1.5 µs maximum. When using a Partial Power-
Down between conversions, there is no requirement to connect
an external capacitor to the C
remains powered up. This means that the AD7811 and AD7812
will power up in 30 µs after the supplies are first connected as
there is no requirement to charge an external capacitor.
POWER VS. THROUGHPUT
By using the Automatic Power-Down (Mode 2) at the end of a
conversion—see Operating Modes section of the data sheet,
superior power performance can be achieved.
Figure 11 shows how the Automatic Power-Down is implemented
using the CONVST signal to achieve the optimum power
performance for the AD7811 and AD7812. The AD7811 and
AD7812 are operated in Mode 2 and the control register Bits
PD1 and PD0 are set to 1 and 0 respectively for Full Power-Down,
or 0 and 1 for Partial Power-Down. The duration of the CONVST
pulse is set to be equal to or less than the power-up time of the
devices—see Operating Modes section. As the throughput rate
is reduced, the device remains in its power-down state longer
and the average power consumption over time drops accordingly.
DD
is first connected, the AD7811 and
REF
pin because the reference
REF
REF
to the 10-bit level is
). For C
REF
REF
REF
holds its
= 10 nF
—see

Related parts for AD7812