AD7706 Analog Devices, AD7706 Datasheet - Page 18

no-image

AD7706

Manufacturer Part Number
AD7706
Description
3V/5V, 1mW, 3-Channel Pseudo Differential, 16-Bit Sigma-Delta ADC
Manufacturer
Analog Devices
Datasheet

Specifications of AD7706

Resolution (bits)
16bit
# Chan
3
Sample Rate
n/a
Interface
Ser,SPI
Analog Input Type
Diff-Bip,Diff-Uni
Ain Range
Bip (Vref)/(PGA Gain),Uni (Vref)/(PGA Gain)
Adc Architecture
Sigma-Delta
Pkg Type
DIP,SOIC,SOP

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD7706BNZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7706BRUZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7706BRUZ-REEL
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7706BRUZ-REEL7
Manufacturer:
AD
Quantity:
1 560
Part Number:
AD7706BRZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7706BRZ-REEL
Manufacturer:
TI/NSC
Quantity:
8 720
Part Number:
AD7706BRZ-REEL
Manufacturer:
ADI/亚德诺
Quantity:
20 000
AD7705/AD7706
Table 16. Operating Mode Options
MD1
0
0
1
1
Table 17. Gain Selection
G2
0
0
0
0
1
1
1
1
MD0
0
1
0
1
Operating Mode
Normal Mode. In this mode, the device performs normal conversions.
Self-Calibration. This activates self-calibration on the channel selected by CH1 and CH0 of the communication register. This
is a one-step calibration sequence. When the sequence is complete, the part returns to normal mode, with both MD1 and
MD0 returning to 0. The DRDY output or bit goes high when calibration is initiated, and returns low when self-calibration is
complete and a new valid word is available in the data register. The zero-scale calibration is performed at the selected gain
on internally shorted (zeroed) inputs, and the full-scale calibration is performed at the selected gain on an internally
generated V
Zero-Scale System Calibration. This activates zero-scale system calibration on the channel selected by CH1 and CH0 of the
communication register. Calibration is performed at the selected gain on the input voltage provided at the analog input
during this calibration sequence. This input voltage should remain stable for the duration of the calibration. The DRDY
output or bit goes high when calibration is initiated, and returns low when zero-scale calibration is complete and a new
valid word is available in the data register. At the end of the calibration, the part returns to normal mode, with both MD1
and MD0 returning to 0.
Full-Scale System Calibration. This activates full-scale system calibration on the selected input channel. Calibration is
performed at the selected gain on the input voltage provided at the analog input during this calibration sequence. This
input voltage should remain stable for the duration of the calibration. The DRDY output or bit goes high when calibration is
initiated, and returns low when full-scale calibration is complete and a new valid word is available in the data register. At the
end of the calibration, the part returns to normal mode, with both MD1 and MD0 returning to 0.
G1
0
0
1
1
0
0
1
1
REF
/selected gain.
G0
0
1
0
1
0
1
0
1
Rev. C | Page 18 of 44
Gain Setting
1
2
4
8
16
32
64
128

Related parts for AD7706