SAM3S1A Atmel Corporation, SAM3S1A Datasheet - Page 28

no-image

SAM3S1A

Manufacturer Part Number
SAM3S1A
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of SAM3S1A

Flash (kbytes)
64 Kbytes
Pin Count
48
Max. Operating Frequency
64 MHz
Cpu
Cortex-M3
# Of Touch Channels
17
Hardware Qtouch Acquisition
No
Max I/o Pins
34
Ext Interrupts
34
Usb Transceiver
1
Quadrature Decoder Channels
1
Usb Speed
Full Speed
Usb Interface
Device
Spi
2
Twi (i2c)
2
Uart
3
Ssc
1
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
8
Adc Resolution (bits)
12
Adc Speed (ksps)
1000
Analog Comparators
1
Resistive Touch Screen
No
Temp. Sensor
Yes
Crypto Engine
No
Sram (kbytes)
16
Self Program Memory
YES
Dram Memory
No
Nand Interface
Yes
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.8/3.3
Operating Voltage (vcc)
1.62 to 3.6
Fpu
No
Mpu / Mmu
Yes / No
Timers
3
Output Compare Channels
3
Input Capture Channels
3
Pwm Channels
4
32khz Rtc
Yes
Calibrated Rc Oscillator
Yes
7.5
7.6
28
Master to Slave Access
Peripheral DMA Controller
SAM3S Summary
All the Masters can normally access all the Slaves. However, some paths do not make sense,
for example allowing access from the Cortex-M3 S Bus to the Internal ROM. Thus, these paths
are forbidden or simply not wired and shown as “-” in the following table.
Table 7-3.
The Peripheral DMA Controller handles transfer requests from the channel according to the fol-
lowing priorities (Low to High priorities):
Table 7-4.
• Handles data transfer between peripherals and memories
• Low bus arbitration overhead
• Next Pointer management for reducing interrupt latency requirement
Instance Name
Slaves
0
1
2
3
4
USART1
USART0
UART1
UART0
HSMCI
UART1
– One Master Clock cycle needed for a transfer from memory to peripheral
– Two Master Clock cycles needed for a transfer from peripheral to memory
PWM
TWI1
TWI0
PIOA
TWI1
TWI0
DAC
SSC
SPI
SAM3S Master to Slave Access
Peripheral DMA Controller
External Bus Interface
Channel T/R
Peripheral Bridge
Internal SRAM
Internal Flash
Internal ROM
Transmit
Transmit
Transmit
Transmit
Transmit
Transmit
Transmit
Transmit
Transmit
Transmit
Transmit
Transmit
Receive
Receive
Receive
100 & 64 Pins
Masters
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
Cortex-M3 I/D
Bus
X
X
0
-
-
-
48 Pins
N/A
N/A
N/A
N/A
x
x
x
x
x
x
x
x
x
x
x
Cortex-M3 S
Bus
X
X
X
1
-
-
6500CS–ATARM–24-Jan-11
PDC
X
X
X
X
2
-
CRCCU
3
X
X
X
X
-

Related parts for SAM3S1A