ATxmega256D3 Atmel Corporation, ATxmega256D3 Datasheet - Page 7

no-image

ATxmega256D3

Manufacturer Part Number
ATxmega256D3
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of ATxmega256D3

Flash (kbytes)
256 Kbytes
Pin Count
64
Max. Operating Frequency
32 MHz
Cpu
8-bit AVR
# Of Touch Channels
16
Hardware Qtouch Acquisition
No
Max I/o Pins
50
Ext Interrupts
50
Usb Speed
No
Usb Interface
No
Spi
5
Twi (i2c)
2
Uart
3
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
16
Adc Resolution (bits)
12
Adc Speed (ksps)
200
Analog Comparators
2
Resistive Touch Screen
No
Temp. Sensor
Yes
Crypto Engine
No
Sram (kbytes)
16
Eeprom (bytes)
4096
Self Program Memory
YES
Dram Memory
No
Nand Interface
No
Picopower
Yes
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.6 to 3.6
Operating Voltage (vcc)
1.6 to 3.6
Fpu
No
Mpu / Mmu
no / no
Timers
5
Output Compare Channels
18
Input Capture Channels
18
Pwm Channels
18
32khz Rtc
Yes
Calibrated Rc Oscillator
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATxmega256D3-AU
Manufacturer:
ATMEL
Quantity:
1 000
Part Number:
ATxmega256D3-AU
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATxmega256D3-AU
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Part Number:
ATxmega256D3-AUR
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATxmega256D3-MH
Manufacturer:
Atmel
Quantity:
277
6. AVR CPU
6.1
6.2
8134I–AVR–12/10
Features
Overview
The Atmel
is to ensure correct program execution. The CPU must therefore be able to access memories,
perform calculations and control peripherals. Interrupt handling is described in a separate sec-
tion.
Figure 6-1.
The AVR uses a Harvard architecture - with separate memories and buses for program and
data. Instructions in the program memory are executed with a single level pipeline. While one
instruction is being executed, the next instruction is pre-fetched from the program memory.
8/16-bit high performance AVR RISC Architecture
32x8-bit registers directly connected to the ALU
Stack in RAM
Stack Pointer accessible in I/O memory space
Direct addressing of up to 16M bytes of program and data memory
True 16/24-bit access to 16/24-bit I/O registers
Support for 8-, 16- and 32-bit Arithmetic
Configuration Change Protection of system critical features
– 138 instructions
– Hardware multiplier
Figure 6-1 on page 7
®
AVR
Peripheral
Module 1
CPU block diagram
®
XMEGA
CONTROL
STATUS/
Program
Counter
OCD
TM
shows the CPU block diagram.
Peripheral
Module 2
D3 uses the 8/16-bit AVR CPU. The main function of the AVR CPU
Instruction
Instruction
Program
Register
Memory
Decode
Flash
DATA BUS
SRAM
DATA BUS
ALU
EEPROM
32 x 8 General
Registers
Purpose
Multiplier/
DES
PMIC
XMEGA D3
7

Related parts for ATxmega256D3