ATxmega192D3 Atmel Corporation, ATxmega192D3 Datasheet - Page 85

no-image

ATxmega192D3

Manufacturer Part Number
ATxmega192D3
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of ATxmega192D3

Flash (kbytes)
192 Kbytes
Pin Count
64
Max. Operating Frequency
32 MHz
Cpu
8-bit AVR
# Of Touch Channels
16
Hardware Qtouch Acquisition
No
Max I/o Pins
50
Ext Interrupts
50
Usb Speed
No
Usb Interface
No
Spi
5
Twi (i2c)
2
Uart
3
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
16
Adc Resolution (bits)
12
Adc Speed (ksps)
200
Analog Comparators
2
Resistive Touch Screen
No
Temp. Sensor
Yes
Crypto Engine
No
Sram (kbytes)
16
Eeprom (bytes)
2048
Self Program Memory
YES
Dram Memory
No
Nand Interface
No
Picopower
Yes
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.6 to 3.6
Operating Voltage (vcc)
1.6 to 3.6
Fpu
No
Mpu / Mmu
no / no
Timers
5
Output Compare Channels
18
Input Capture Channels
18
Pwm Channels
18
32khz Rtc
Yes
Calibrated Rc Oscillator
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATxmega192D3-AU
Manufacturer:
CYPRESS
Quantity:
101
Part Number:
ATxmega192D3-AU
Manufacturer:
ATMEL
Quantity:
70
Part Number:
ATxmega192D3-AU
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATxmega192D3-AUR
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATxmega192D3-H
Manufacturer:
SQ
Quantity:
719
Part Number:
ATxmega192D3-MH
Manufacturer:
Atmel
Quantity:
565
8.4.3
8.4.4
8210B–AVR–04/10
External reset
Watchdog reset
The BODACT fuse determines the BOD setting for active mode and idle mode, while the
BODDS fuse determines the brown-out detection setting for all sleep modes except idle mode.
Table 8-3.
The External reset circuit is connected to the external RESET pin. The external reset will trigger
when the RESET pin is driven below the RESET pin threshold voltage, V
minimum pulse period t
includes an internal pull-up resistor.
Figure 8-5.
For characterization data on V
datasheet.
The Watchdog Timer (WDT) is a system function for monitoring correct program operation. If the
WDT is not reset from the software within a programmable timout period, a Watchdog reset will
be given. The Watchdog reset is active for 1-2 clock cycles on the 2 MHz internal RC oscillator.
• Sampled: In this mode the BOD circuit will sample the VCC level with a period identical to
the 1 kHz output from the Ultra Low Power (ULP) oscillator. Between each sample the BOD is
turned off. This mode will reduce the power consumption compared to the enabled mode, but
a fall in the V
If a brown-out is detected in this mode, the BOD circuit is set in enabled mode to ensure that
the device is kept in reset until V
CC
BODACT[1:0]/ BODDS[1:0]
BOD setting Fuse Decoding
External reset characteristics.
CC
level between 2 positive edges of the 1 kHz ULP output will not be detected.
EXT
00
01
10
11
t
EXT
. The reset will be held as long as the pin is kept low. The reset pin
RST
CC
and t
is above V
EXT
and pull-up resistor values consult the device
BOT
again.
Reserved
Sampled
Disabled
Enabled
Mode
RST
, for longer than the
XMEGA D
85

Related parts for ATxmega192D3