ATmega6490A Atmel Corporation, ATmega6490A Datasheet - Page 17

no-image

ATmega6490A

Manufacturer Part Number
ATmega6490A
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of ATmega6490A

Flash (kbytes)
64 Kbytes
Pin Count
100
Max. Operating Frequency
20 MHz
Cpu
8-bit AVR
# Of Touch Channels
16
Hardware Qtouch Acquisition
No
Max I/o Pins
69
Ext Interrupts
32
Usb Speed
No
Usb Interface
No
Spi
2
Twi (i2c)
1
Uart
1
Segment Lcd
160
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
8
Adc Resolution (bits)
10
Adc Speed (ksps)
15
Analog Comparators
1
Resistive Touch Screen
No
Temp. Sensor
No
Crypto Engine
No
Sram (kbytes)
4
Eeprom (bytes)
2048
Self Program Memory
YES
Dram Memory
No
Nand Interface
No
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.8 to 5.5
Operating Voltage (vcc)
1.8 to 5.5
Fpu
No
Mpu / Mmu
no / no
Timers
3
Output Compare Channels
4
Input Capture Channels
1
Pwm Channels
4
32khz Rtc
Yes
Calibrated Rc Oscillator
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATmega6490A-AU
Manufacturer:
Atmel
Quantity:
1 250
Part Number:
ATmega6490A-AU
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATmega6490A-AUR
Manufacturer:
Maxim
Quantity:
43
Part Number:
ATmega6490A-AUR
Manufacturer:
Atmel
Quantity:
10 000
7.6.1
7.7
8284D–AVR–6/11
Instruction Execution Timing
SPH and SPL – Stack pointer High and Stack Pointer Low
ATmega169A/PA/329A/PA/3290A/PA/649A/P/6490A/P
Note:
This section describes the general access timing concepts for instruction execution. The AVR
CPU is driven by the CPU clock clk
chip. No internal clock division is used.
Figure 7-4
vard architecture and the fast-access Register File concept. This is the basic pipelining concept
to obtain up to 1 MIPS per MHz with the corresponding unique results for functions per cost,
functions per clocks, and functions per power-unit.
Figure 7-4.
Figure 7-5
operation using two register operands is executed, and the result is stored back to the destina-
tion register.
Figure 7-5.
Bit
0x3E (0x5E)
0x3D (0x5D)
Read/Write
Initial Value
Register Operands Fetch
2nd Instruction Execute
3rd Instruction Execute
1st Instruction Execute
ALU Operation Execute
2nd Instruction Fetch
1. Reserved bits in ATmega169A/169PA
3rd Instruction Fetch
4th Instruction Fetch
1st Instruction Fetch
Total Execution Time
shows the internal timing concept for the Register File. In a single clock cycle an ALU
shows the parallel instruction fetches and instruction executions enabled by the Har-
Result Write Back
The Parallel Instruction Fetches and Instruction Executions
Single Cycle ALU Operation
SP15
R/W
R/W
SP7
15
7
0
0
(1)
clk
clk
CPU
CPU
SP14
R/W
R/W
SP6
14
6
0
0
(1)
SP13
R/W
R/W
SP5
CPU
13
5
0
0
T1
T1
(1)
, directly generated from the selected clock source for the
SP12
R/W
R/W
SP4
12
4
0
0
(1)
SP11
T2
R/W
R/W
SP3
T2
11
3
0
0
(1)
SP10
SP2
R/W
R/W
10
2
0
0
T3
T3
SP9
SP1
R/W
R/W
9
1
0
0
SP8
SP0
R/W
R/W
8
0
0
0
T4
T4
SPH
SPL
17

Related parts for ATmega6490A