M5M5V416BTP-70HI MITSUBISHI, M5M5V416BTP-70HI Datasheet
![no-image](/images/manufacturer_photos/0/4/451/mitsubishi_sml.jpg)
M5M5V416BTP-70HI
Available stocks
Related parts for M5M5V416BTP-70HI
M5M5V416BTP-70HI Summary of contents
Page 1
... The M5M5V416B is suitable f or memory applications where a simple interf acing , battery operating and battery backup are the important design objectiv es. M5M5V416BTP,RT are packaged in a 44-pin 400mil thin small outline package. M5M5V416BTP (normal lead bend ty pe package) , M5M5V416BRT (rev erse lead bend ty pe package) , both ty pes are v ery easy t o design a printed circuit board ...
Page 2
... M5M5V416BTP,RT FUNCTION The M5M5V416BTP,RT are organized as 262,144-words by 16-bit. These dev ices operate on a single +2.7~3.6V power supply , and are directly TTL compatible to both input and output. Its f ully static circuit needs no clocks and no ref resh, and makes it usef ul. The operation mode are determined by a combination of the dev ice control inputs BC1 , BC2 , S1 and OE ...
Page 3
... M5M5V416BTP,RT ABSOLUTE MAXIMUM RATINGS Symbol Parameter V cc Supply v oltage V Input v oltage I V Output v oltage O P Power dissipation d Operating T a temperature Storage temperature T stg DC ELECTRICAL CHARACTERISTICS Symbol Parameter V High-lev el input v oltage IH V Low-lev el input v oltage IL V High-level output voltage 1 OH1 V High-level output voltage 2 ...
Page 4
... M5M5V416BTP,RT AC ELECTRICAL CHARACTERISTICS (1) TEST CONDITIONS Supply v oltage Input pulse Input rise time and f all time Ref erence lev el Output loads (2) READ CYCLE Parameter Symbol t Read cy cle time CR t (A) Address access time a t (S1) Chip select 1 access time a t (S2) Chip select 2 access time ...
Page 5
... M5M5V416BTP,RT (4)TIMING DIAGRAMS Read cycle A 0~17 BC1,BC2 (Note3) S1 (Note3) S2 (Note3) OE (Note3 "H" lev el DQ 1~16 Write cycle ( W control mode ) A 0~17 BC1,BC2 (Note3) S1 (Note3) S2 (Note3 1~16 4194304-BIT (262144-WORD BY 16-BIT) CMOS STATIC RAM ( (BC1) (BC2 (S1 (S2 (OE) ...
Page 6
... M5M5V416BTP,RT Write cycle (BC control mode) A 0~17 BC1,BC2 S1 (Note3) S2 (Note3) (Note5) W (Note3) DQ 1~16 Note 3: Hatching indicates the state is "don't care". Note 4: A Write occurs during S1 low, S2 high ov erlaps BC1 and/or BC2 low and W low. Note 5: When the f alling edge simultaneously or prior to the f alling edge of BC1 and/or BC2 or the f alling edge rising edge of S2, the outputs are maintained in the high impedance state ...
Page 7
... M5M5V416BTP,RT Write cycle (S1 control mode) A 0~17 BC1,BC2 (Note3 (Note3) W (Note3) DQ 1~16 Write cycle (S2 control mode) A 0~17 BC1,BC2 (Note3 (Note3) W (Note3) DQ 1~16 4194304-BIT (262144-WORD BY 16-BIT) CMOS STATIC RAM (S1 (A) su (Note5) (Note4) t (D) su DATA IN STABLE (S2 (A) su (Note5) (Note4) ...
Page 8
... M5M5V416BTP,RT POWER DOWN CHARACTERISTICS (1) ELECTRICAL CHARACTERISTICS Symbol Parameter Vcc Power down supply voltage (PD (BC) Byte control input BC1 & BC2 V I (S1) Chip select input (S2) Chip select input S2 Power down Icc (PD) supply c urrent (2) TIMING REQUIREMENTS Symbol Parameter t Power down set up time ...
Page 9
... M5M5V416BTP,RT Revision History Revision No. History P01 The first edition P02 Pin#28: NC --> S2 P03 Font problem fixed P04 70ns version added 4194304-BIT (262144-WORD BY 16-BIT) CMOS STATIC RAM Date ' ' ' ' MITSUBISHI ELECTRIC MITSUBISHI LSIs PRELIMINARY Notice: This is not a final specification. ...
Page 10
...
Page 11
...