MT9122AP Mitel, MT9122AP Datasheet
MT9122AP
Available stocks
Related parts for MT9122AP
MT9122AP Summary of contents
Page 1
... Echo Canceller A Echo Canceller B PWRDN IC F0od F0i Figure 1 - Functional Block Diagram MT9122 CMOS Dual Voice Echo Canceller with Tone Detection ISSUE 5 September 1996 Ordering Information MT9122AP 28 Pin PLCC MT9122AE 28 Pin PDIP - conforming to ITU-T Linear/ Sout /A-Law Disable Tone Detector Linear/ ...
Page 2
MT9122 1 ENA1 28 2 ENB1 27 3 ENA2 26 4 ENB2 25 5 Rin 24 PDIP Sin VSS 22 8 MCLK NLP 19 11 REV 18 LAW 12 17 FORMAT 13 ...
Page 3
Preliminary Information Pin Description (continued) Pin # Name 5 Rin Receive PCM Signal Input (Input). 128 kbit/s to 4096 kbit/s serial PCM input stream. Data may be in either companded or 2’s complement linear format. Two PCM channels are time- ...
Page 4
MT9122 Pin Description (continued) Pin # Name 17/18 S4/S3 Selection of Echo Canceller B Functional States (Input): Controllerless Mode: Selects Echo Canceller B functional states according to Table 2. Controller Mode: S4 and S3 pins become SCLK and CS pins ...
Page 5
Preliminary Information Functional Description The MT9122 architecture contains two individually controlled echo cancellers (Echo Canceller A and B). They can be set in three distinct configurations: Normal, Back-to-Back and Extended Delay (see Figure 3). Under Normal configuration, the two echo ...
Page 6
MT9122 Adaptive Filter The adaptive filter is a 1024 tap FIR filter which is divided into two sections. Each section contains 512 taps providing 64ms of echo estimation. In Normal configuration, the first section is dedicated to channel A and ...
Page 7
Preliminary Information where 0 < NLPTHR < 1 (dec) The comfort noise injection can be disabled by setting the INJDis bit Control Register 1. It should be noted that the NLPTHR is valid and the comfort noise ...
Page 8
MT9122 Controllerless Mode The NBSD is always active and automatically disables the filter adaptation process when narrow band signals are detected. Controller Mode The NBSD can be disabled by setting the NBDis bit Control Register 2. Offset ...
Page 9
Preliminary Information In Bypass state, the Rin to Rout and Sin to Sout paths have a delay of two frames. In ST-BUS operation, the D and C channels have a delay of one frame. Power Down Forcing the PWRDN pin ...
Page 10
... MT9122 will assume ST-BUS operation. If F0i is tied continuously to Vss the MT9122 will assume SSI operation. ST-BUS Operation The ST-BUS PCM interface conforms to Mitel’s ST- BUS standard and it is used to transport 8 bit companded PCM data (using one timeslot bit 2’s complement linear PCM data (using two timeslots) ...
Page 11
Preliminary Information Linear PCM data must be formatted as 14-bit, 2’s complement data with three bits of sign extension in the most significant positions (i.e.: S,S,S,12,11, ...1,0) for a total of 16 bits where “S” is the extended sign bit. ...
Page 12
MT9122 Function selected when pins CONFIG1 & 2 Normal Configuration Set pins CONFIG1 to 1 and CONFIG2 1 to select this configuration. Back-to-Back Set pins CONFIG1 to 1 and CONFIG2 select Configuration this configuration. Extended Delay Set ...
Page 13
Preliminary Information C4i F0i F0od ECA PORT1 Rin Sout ECA PORT2 Sin Rout outputs=High impedance inputs = don’t care In ST-BUS Mode 1, both ...
Page 14
MT9122 C4i F0i 0 F0od PORT1 Rin Sout PORT2 Sin ...
Page 15
Preliminary Information BCLK PORT1 ENA1 ENB1 Rin Sout PORT2 ENA2 ENB2 Sin Rout outputs=High impedance inputs = don’t care Note that the two ports are independent so that, for example, PORT1 can operate with 8 bit enable strobes and PORT2 ...
Page 16
MT9122 COMMAND/ADDRESS DATA 2 R Receive DATA 1 High Impedance Transmit SCLK CS Delays due to internal processor timing which are transparent to the MT9122. The MT9122: latches receive data on the ...
Page 17
Preliminary Information Register Summary Echo Canceller A, Control Register 1 CRA1 Reset INJDis BBM Echo Canceller B, Control Register 1 CRB1 Reset INJDis BBM Extended- When high, Echo Cancellers A and B are internally ...
Page 18
MT9122 Echo Canceller A, Flat Delay Register Echo Canceller B, Flat Delay Register Echo Canceller A, Decay Step Number Register Echo Canceller B, Decay Step Number Register ...
Page 19
Preliminary Information Echo Canceller A, Rin Peak Detect Register 2 Echo Canceller B, Rin Peak Detect Register Echo Canceller A, Rin Peak Detect Register 1 Echo Canceller B, Rin ...
Page 20
MT9122 Echo Canceller A, Double-Talk Detection Threshold Register 2 ADDRESS = 15h WRITE/READ VERIFY Echo Canceller B, Double-Talk Detection Threshold Register 2 ADDRESS = 35h WRITE/READ VERIFY DTDT DTDT DTDT DTDT Echo Canceller A, Double-Talk ...
Page 21
Preliminary Information MT8910 2B1Q MT8972 Bi-Phase MT8931 S-INT DSTo T R DSTi echo C4o F0b paths Figure 12 - (Basic Rate ISDN) Wireless Application Diagram MT9160 5V CODEC Dout T Din R F0i Clockin echo path MT9160 5V CODEC Dout ...
Page 22
MT9122 MT9160 5V CODEC Dout T Din R F0i Clockin echo path MT9160 5V CODEC Dout T R Din Clockin F0i echo path MT8941 PLL F0 C4 Figure 14 - (Analog Trunk) Wireless Application Diagram MT8910 2B1Q MT8972 Bi-phase MT8931 ...
Page 23
Preliminary Information Absolute Maximum Ratings* Parameter 1 Supply Voltage 2 Voltage on any digital pin 3 Continuous Current on any digital pin 4 Storage Temperature 5 Package Power Dissipation * Exceeding these values may cause permanent damage. Functional operation under ...
Page 24
MT9122 AC Electrical Characteristics Voltages are with respect to ground (V ) unless otherwise stated. SS Characteristics 1 MCLK Clock High 2 MCLK Clock Low 3 MCLK Frequency Dual Channel Single Channel 4 BCLK/C4i Clock High 5 BCLK/C4i Clock Low ...
Page 25
Preliminary Information AC Electrical Characteristics Characteristics 1 Input Data Setup 2 Input Data Hold 3 Output Data Delay 4 Serial Clock Period 5 SCLK Pulse Width High 6 SCLK Pulse Width Low 7 CS Setup-Intel 8 CS Setup-Motorola 9 CS ...
Page 26
MT9122 Bit 0 (1) Sout/Rout (2) BCLK SSS V (2) ENA1/ENA2 H or (2) V ENB1/ENB2 L Bit (3) Rin/Sin V L Notes: 1. CMOS output 2. TTL input compatible ...
Page 27
Preliminary Information (1, 2) DATA1 t IDS V H (2) SCLK CSSI Notes: 1. CMOS output 2. TTL input compatible 3. CMOS input (see Table 8 for symbol definitions) V ...
Page 28
MT9122 Notes: 8-44 Preliminary Information ...
Page 29
Package Outlines Notes Not to scale 2) Dimensions in inches 3) (Dimensions in millimeters) Plastic Dual-In-Line Packages (PDIP Suffix 8-Pin DIM Plastic Min Max A 0.210 (5.33) A 0.115 (2.92) ...
Page 30
Notes Not to scale 2) Dimensions in inches 3) (Dimensions in millimeters) Plastic Dual-In-Line Packages (PDIP Suffix 22-Pin DIM Plastic Min Max A 0.210 (5.33) A 0.125 (3.18) 0.195 ...
Page 31
Package Outlines Dim D General- (lead coplanarity) A Notes Not ...
Page 32
... Mitel. This publication is issued to provide information only and (unless agreed by Mitel in writing) may not be used, applied or reproduced for any purpose nor form part of any order or contract nor to be regarded as a representation relating to the products or services concerned. The products, their specifications, services and other information appearing in this publication are subject to change by Mitel without notice. No warranty or guarantee express or implied is made regarding the capability, performance or suitability of any product or service. Information concerning possible methods of use is provided as a guide only and does not constitute any guarantee that such methods of use will be satisfactory in a specifi ...