MPC9446 Integrated Device Technology, Inc., MPC9446 Datasheet

no-image

MPC9446

Manufacturer Part Number
MPC9446
Description
Manufacturer
Integrated Device Technology, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC9446
Manufacturer:
IDT
Quantity:
1 000
Part Number:
MPC9446
Manufacturer:
IDT
Quantity:
1 000
Part Number:
MPC9446
Manufacturer:
IDT
Quantity:
20 000
Part Number:
MPC9446AC
Manufacturer:
Freescal
Quantity:
490
Part Number:
MPC9446AC
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
MPC9446AC
Manufacturer:
IDT
Quantity:
20 000
Part Number:
MPC9446ACR2
Manufacturer:
IDT
Quantity:
392
Part Number:
MPC9446ACR2
Manufacturer:
IDT
Quantity:
402
Part Number:
MPC9446ACR2
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
MPC9446ACR2
Manufacturer:
IDT
Quantity:
20 000
Company:
Part Number:
MPC9446ACR2
Quantity:
1 304
Part Number:
MPC9446ACZ
Manufacturer:
FREESCA
Quantity:
2
Part Number:
MPC9446FA
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
MPC9446FA
Manufacturer:
IDT
Quantity:
20 000
for low-voltage mid-range to high-performance telecom, networking and computing
applications. Both 3.3 V, 2.5 V and dual supply voltages are supported for mixed-voltage
applications. The MPC9446 offers 10 low-skew outputs and 2 selectable inputs for clock
redundancy. The outputs are configurable and support 1:1 and 1:2 output to input
frequency ratios. The MPC9446 is specified for the extended temperature range of –40°C
to 85°C.
Features
Functional Description
250 MHz. The signals are generated and retimed on-chip to ensure minimal skew be-
tween the three output banks. Two independent LVCMOS compatible clock inputs are available. This feature supports redundant clock
sources or the addition of a test clock into the system design. Each of the three output banks can be individually supplied by 2.5 V or 3.3
V supporting mixed voltage applications. The FSELx pins choose between division of the input reference frequency by one or two. The
frequency divider can be set individually for each of the three output banks. The MPC9446 can be rese,t and the outputs are disabled by
deasserting the MR/OE pin (logic high state). Asserting MR/OE will enable the outputs.
transmission lines. Please consult the MPC9456 specification for a 1:10 mixed voltage buffer with LVPECL compatible inputs. For series
terminated transmission lines, each of the MPC9446 outputs can drive one or two traces giving the devices an effective fanout of 1:20.
The device is packaged in a 7x7 mm
3.3V AND 2.5V, LVCMOS CLOCK FANOUT BUFFER
IDT™ / ICS™ LVCMOS CLOCK FANOUT BUFFER
The MPC9446 is a 2.5 V and 3.3 V compatible 1:10 clock distribution buffer designed
The MPC9446 is a full static fanout buffer design supporting clock frequencies up to
All inputs accept LVCMOS signals while the outputs provide LVCMOS compatible levels with the capability to drive terminated 50 Ω
Configurable 10 outputs LVCMOS clock distribution buffer
Compatible to single, dual and mixed 3.3 V/2.5 V voltage supply
Designed for mid-range to high-performance telecom, networking
and computer applications
Supports applications requiring clock redundancy
Maximum output skew of 200 ps (150 ps within one bank)
Selectable output configurations per output bank
Tristable outputs
32-lead LQFP package
32-lead Pb-free package available
Ambient operating temperature range of –40 to 85°C
Wide range output clock frequency up to 250 MHz
2
32-lead LQFP package.
1
DUAL SUPPLY 2.5 V AND 3.3 V
LOW VOLTAGE SINGLE OR
DISTRIBUTION BUFFER
32-LEAD LQFP PACKAGE
32-LEAD LQFP PACKAGE
MPC9446REV 4 NOVEMBER 28, 2007
Pb-FREE PACKAGE
LVCMOS CLOCK
MPC9446
CASE 873A-04
CASE 873A-04
FA SUFFIX
AC SUFFIX
MPC9446

Related parts for MPC9446

MPC9446 Summary of contents

Page 1

... V supporting mixed voltage applications. The FSELx pins choose between division of the input reference frequency by one or two. The frequency divider can be set individually for each of the three output banks. The MPC9446 can be rese,t and the outputs are disabled by deasserting the MR/OE pin (logic high state). Asserting MR/OE will enable the outputs. ...

Page 2

... MPC9446 Bank A QA0 QA1 QA2 Bank B QB0 QB1 QB2 QC0 Bank C QC1 QC2 QC3 V is internally connected to V CCB 17 16 QC3 15 GND 14 QC2 13 V CCC 12 QC1 11 GND 10 QC0 9 V CCC 8 2MPC9446 REV 4 NOVEMBER 28, 2007) CC ...

Page 3

... 2 internally connected to V CCB 1 CCLK1 ÷ QA0:2 REF ÷ QB0:2 REF ÷ QC0:3 REF Internal reset outputs disabled (tristate) Max Unit Condition ±20 mA ±50 mA °C 125 3MPC9446 REV 4 NOVEMBER 28, 2007 ...

Page 4

... AC characteristics apply for parallel output termination of 50 Ω The MPC9446 is functional input and output clock frequency of 350 MHz and is characterized up to 250 MHz. 3. Violation of the 1.0 ns maximum input rise and fall time limit will affect the device propagation delay, device-to-device skew, reference input pulse width, output duty cycle and maximum frequency specifications ...

Page 5

... AC characteristics apply for parallel output termination of 50 Ω The MPC9446 is functional input and output clock frequency of 350 MHz and is characterized up to 250 MHz. 3. Violation of the 1.0 ns maximum input rise and fall time limit will affect the device propagation delay, device-to-device skew, reference input pulse width, output duty cycle and maximum frequency specifications ...

Page 6

... Figure 4 show the simulation results of an output driving a single line versus two lines. In both cases, the drive capability of the MPC9446 output buffer is more than sufficient to drive 50 Ω transmission lines on the incident edge. Note from the delay measurements in the simulations, a delta of only 43 ps exists between the two differently loaded outputs ...

Page 7

... MPC9446 3.3V AND 2.5V LVCMOS CLOCK FANOUT BUFFER Pulse Generator Z = 50Ω Figure 6. CCLK0, 1 MPC9446 AC Test Reference for Figure 7. Output Transition Time Test Reference t SK(LH) The pin-to-pin skew is defined as the worst case difference in propagation delay between any two similar delay paths within a single device ...

Page 8

... MPC9446 3.3V AND 2.5V LVCMOS CLOCK FANOUT BUFFER IDT™ / ICS™ LVCMOS CLOCK FANOUT BUFFER PACKAGE DIMENSIONS CASE 873A-04 ISSUE C 32-LEAD LQFP PACKAGE PAGE 8MPC9446 REV 4 NOVEMBER 28, 2007) ...

Page 9

... MPC9446 3.3V AND 2.5V LVCMOS CLOCK FANOUT BUFFER IDT™ / ICS™ LVCMOS CLOCK FANOUT BUFFER PACKAGE DIMENSIONS CASE 873A-04 ISSUE C 32-LEAD LQFP PACKAGE PAGE 9MPC9446 REV 4 NOVEMBER 28, 2007) ...

Page 10

... MPC9446 3.3V AND 2.5V LVCMOS CLOCK FANOUT BUFFER IDT™ / ICS™ LVCMOS CLOCK FANOUT BUFFER PACKAGE DIMENSIONS CASE 873A-04 ISSUE C 32-LEAD LQFP PACKAGE PAGE 10MPC9446 REV 4 NOVEMBER 28, 2007) ...

Page 11

... MPC9446 3.3V AND 2.5V LVCMOS CLOCK FANOUT BUFFER Innovate with IDT and accelerate your future networks. Contact: www.IDT.com For Sales For Tech Support 800-345-7015 netcom@idt.com 408-284-8200 480-763-2056 Fax: 408-284-2775 Corporate Headquarters Asia Pacific and Japan Integrated Device Technology, Inc. Integrated Device Technology 6024 Silver Creek Valley Road Singapore (1997) Pte ...

Related keywords