DS2155L Maxim Integrated Products, DS2155L Datasheet - Page 140

IC TXRX T1/E1/J1 1-CHIP 100-LQFP

DS2155L

Manufacturer Part Number
DS2155L
Description
IC TXRX T1/E1/J1 1-CHIP 100-LQFP
Manufacturer
Maxim Integrated Products
Datasheets

Specifications of DS2155L

Function
Single-Chip Transceiver
Interface
E1, HDLC, J1, T1
Number Of Circuits
1
Voltage - Supply
3.14 V ~ 3.47 V
Current - Supply
75mA
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
100-LQFP
Includes
BERT Generator and Detector, CMI Coder and Decoder, HDLC Controller
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Power (watts)
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DS2155L
Manufacturer:
DALLAS
Quantity:
2
Part Number:
DS2155L
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
DS2155L
Manufacturer:
DALLAS
Quantity:
1 000
Part Number:
DS2155L
Manufacturer:
DALLAS
Quantity:
20 000
Part Number:
DS2155L+
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
DS2155L+
Manufacturer:
MAXIM/美信
Quantity:
20 000
Part Number:
DS2155LB
Manufacturer:
DALLAS
Quantity:
1 000
Part Number:
DS2155LB
Manufacturer:
DALLAS
Quantity:
20 000
Part Number:
DS2155LC2+
Manufacturer:
Infineon
Quantity:
95
Part Number:
DS2155LC2+
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
DS2155LNB+
Manufacturer:
Maxim
Quantity:
100
Part Number:
DS2155LNC2+
Manufacturer:
ROHM
Quantity:
2 000
Part Number:
DS2155LNC2+
Manufacturer:
MAXIM/美信
Quantity:
20 000
23.4 Receive HDLC Code Example
The following is an example of a receive HDLC routine:
1)
2)
3)
4)
5)
6)
7)
8)
9)
10)
11)
12)
13)
14)
15)
23.5 Legacy FDL Support (T1 Mode)
23.5.1 Overview
To provide backward compatibility to the older DS21x52 T1 device, the DS2155 maintains the circuitry
that existed in the previous generation of the T1 framer. In new applications, it is recommended that the
HDLC controllers and BOC controller described in Section
23.5.2 Receive Section
In the receive section, the recovered FDL bits or Fs bits are shifted bit-by-bit into the receive FDL
register (RFDL). Because the RFDL is 8 bits in length, it fills up every 2ms (8 x 250µs). The framer
signals an external microcontroller that the buffer has filled through the SR8.3 bit. If enabled through
IMR8.3, the INT pin toggles low, indicating that the buffer has filled and needs to be read. The user has
2ms to read this data before it is lost. If the byte in the RFDL matches either of the bytes programmed
into the RFDLM1 or RFDLM2 registers, then the SR8.1 bit is set to a 1 and the INT pin toggles low if
enabled through IMR8.1. This feature allows an external microcontroller to ignore the FDL or Fs pattern
until an important event occurs.
The framer also contains a zero destuffer, which is controlled through the T1RCR2.3 bit. In both ANSI
T1.403 and TR54016, communications on the FDL follows a subset of an LAPD protocol. The LAPD
protocol states that no more than five 1s should be transmitted in a row so that the data does not resemble
an opening or closing flag (01111110) or an abort signal (11111111). If enabled through T1RCR2.3, the
DS2155 automatically looks for five 1s in a row, followed by a 0. If it finds such a pattern, it
automatically removes the zero. If the zero destuffer sees six or more 1s in a row followed by a 0, the 0 is
not removed. The T1RCR2.3 bit should always be set to a 1 when the DS2155 is extracting the FDL.
Refer to Application Note 335: DS2141A, DS2151 Controlling the FDL for information about using the
DS2155 in FDL applications in this legacy support mode.
Reset receive HDLC controller.
Set HDLC mode, mapping, and high watermark.
Start new message buffer.
Enable RPE and RHWM interrupts.
Wait for interrupt.
Disable RPE and RHWM interrupts.
Read HxRPBA register. N = HxRPBA (lower 7 bits are byte count, MSB is status).
Read (N and 7Fh) bytes from receive FIFO and store in message buffer.
Read INFO5 register.
If PS2, PS1, PS0 = 000, then go to Step 4.
If PS2, PS1, PS0 = 001, then packet terminated OK, save present message buffer.
If PS2, PS1, PS0 = 010, then packet terminated with CRC error.
If PS2, PS1, PS0 = 011, then packet aborted.
If PS2, PS1, PS0 = 100, then FIFO overflowed.
Go to Step 3.
140 of 238
21
and
23
are used.

Related parts for DS2155L