DS2180AN Maxim Integrated Products, DS2180AN Datasheet - Page 5

IC TRANSCEIVER T1 IND 40-DIP

DS2180AN

Manufacturer Part Number
DS2180AN
Description
IC TRANSCEIVER T1 IND 40-DIP
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of DS2180AN

Function
Transceiver
Interface
T1
Number Of Circuits
1
Voltage - Supply
4.5 V ~ 5.5 V
Current - Supply
3mA
Operating Temperature
-40°C ~ 85°C
Mounting Type
Through Hole
Package / Case
40-DIP (0.600", 15.24mm)
Includes
Alarm Generation and Detection, B7 Stuffing Mode, B8ZS Mode, Error Detection and Counter, "Hardware" Mode, Transparent Mode
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Power (watts)
-
REGISTER SUMMARY Table 5
NOTES:
1. Transmit or receive side register.
2. RSR is a read only register; all other registers are read/write.
3. Reserved bit locations in the control registers should be programmed to 0 to maintain compatibility
SERIAL PORT INTERFACE
Pins 14 through 18 of the DS2180A serve as a microprocessor/microcontroller-compatible serial port.
Sixteen onboard registers allow the user to update operational characteristics and monitor device status
via host controller, minimizing hardware interfaces. Port read/write timing is unrelated to the system
transmit and receive timing, allowing asynchronous reads and/or writes by the host.
ADDRESS/COMMAND
Reading or writing the control, configuration or status registers requires writing one address command
byte prior to transferring register data. The first bit written (LSB) of the address/command word specifies
register read or write. The following 4-bit nibble identifies register address. The next two bits are
reserved and must be set to 0 for proper operation. The last bit of the address/ command word enables
burst mode when set; the burst mode causes all registers to be consecutively written or read. Data is
written to and read from the transceiver LSB first.
CHIP SELECT AND CLOCK CONTROL
All data transfers are initiated by driving the
SCLK and must be valid during the previous low period of SCLK to prevent momentary corruption of
register data during writes. Data is output on the falling edge of SCLK and held on the next falling edge.
REGISTER
with future transceiver products.
BVCR
RMR1
RMR2
RMR3
RIMR
TTR1
TTR2
TTR3
CCR
RCR
TCR
TIR1
TIR2
TIR3
ECR
RSR
3
3
3
ADDRESS
0000
0001
0010
0011
0100
0101
0110
0111
1000
1001
1010
1011
1100
1101
1110
1111
T/R
T/R
R
R
R
R
R
T
T
T
T
T
T
T
R
R
R
2
1
Receive Status Register. Reports all receive alarm conditions.
Receive Interrupt Mask Register. Allows masking of individual alarm-
generated interrupts.
Bipolar Violation Count Register. 8-bit presettable counter which records
individual bipolar violations.
Error Count Register. Two independent 4-bit counters which record OOF
occurrences and individual frame bit or CRC errors.
Common Control Register. Selects device operating characteristics common
to receive and transmit sides.
Receive Control Register. Programs device operating characteristics
unique to the receive side.
Transmit Control Register. Selects additional transmit side modes.
Transmit Idle Registers. Designate which outgoing channels are to be
substituted with idle code.
Transmit Transparent Registers. Designate which outgoing channels are to be
treated transparently. (No robbed bit signaling or bit 7 zero insertion.)
Receive Mark Registers. Designate which incoming channels are to be replaced
with idle or digital milliwatt codes (under control of RCR).
CS
5 of 35
input low. Input data is latched on the rising edge of
DESCRIPTION/FUNCTION
DS2180A

Related parts for DS2180AN