W39V040AP Winbond Electronics, W39V040AP Datasheet

no-image

W39V040AP

Manufacturer Part Number
W39V040AP
Description
Manufacturer
Winbond Electronics
Datasheet

Specifications of W39V040AP

Density
4Mb
Access Time (max)
175ns
Interface Type
Parallel/Serial
Boot Type
Top
Address Bus
4/11Bit
Operating Supply Voltage (typ)
3/3.3V
Operating Temp Range
0C to 70C
Package Type
PLCC
Program/erase Volt (typ)
3.3V
Sync/async
Async/Sync
Operating Temperature Classification
Commercial
Operating Supply Voltage (min)
3V
Operating Supply Voltage (max)
3.6V
Word Size
8b
Number Of Words
512K
Supply Current
20mA
Mounting
Surface Mount
Pin Count
32
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
W39V040AP
Manufacturer:
WINBOND
Quantity:
5 530
Part Number:
W39V040AP
Manufacturer:
WINBOND
Quantity:
5 120
Part Number:
W39V040AP
Manufacturer:
NEC
Quantity:
2 900
Part Number:
W39V040AP
Manufacturer:
WINBOND
Quantity:
10 000
Part Number:
W39V040AP
Manufacturer:
ST
0
Part Number:
W39V040AP
Manufacturer:
WINBOND/华邦
Quantity:
20 000
Company:
Part Number:
W39V040AP
Quantity:
340
Company:
Part Number:
W39V040AP
Quantity:
340
Part Number:
W39V040APZ
Quantity:
5 530
Part Number:
W39V040APZ
Manufacturer:
WINBOND
Quantity:
5 120
Part Number:
W39V040APZ
Manufacturer:
WINBOND
Quantity:
10 000
Table of Contents-
1.
2.
3.
4.
5.
6.
7.
GENERAL DESCRIPTION ......................................................................................................... 3
FEATURES ................................................................................................................................. 3
PIN CONFIGURATIONS............................................................................................................. 4
BLOCK DIAGRAM ...................................................................................................................... 5
PIN DESCRIPTION..................................................................................................................... 5
FUNCTIONAL DESCRIPTION.................................................................................................... 6
6.1
6.2
6.3
6.4
6.5
6.6
6.7
6.8
6.9
6.10
6.11
6.12
6.13
6.14
6.15
6.16
6.17
6.18
6.19
6.20
6.21
DC CHARACTERISTICS .......................................................................................................... 18
7.1
7.2
7.3
7.4
7.5
Interface Mode Selection and Description...................................................................... 6
Read (Write) Mode ......................................................................................................... 6
Reset Operation.............................................................................................................. 6
Boot Block Operation and Hardware Protection at Initial - #TBL and #WP.................... 6
Chip Erase Operation ..................................................................................................... 7
Sector/Page Erase Operation......................................................................................... 7
Program Operation ......................................................................................................... 7
Hardware Data Protection .............................................................................................. 8
Data Polling (DQ7)- Write Status Detection ................................................................... 8
Toggle Bit (DQ6)- Write Status Detection....................................................................... 8
Multi-Chip Operation....................................................................................................... 8
Register........................................................................................................................... 8
6.12.1
6.12.2
Memory Address Map..................................................................................................... 9
Table of Operating Modes ............................................................................................ 10
6.14.1
6.14.2
6.14.3
Table of Command Definition ....................................................................................... 11
Embedded Programming Algorithm.............................................................................. 13
Embedded Erase Algorithm.......................................................................................... 14
Embedded #Data Polling Algorithm.............................................................................. 15
Embedded Toggle Bit Algorithm ................................................................................... 15
Software Product Identification and Boot Block Lockout Detection Acquisition Flow .. 16
Boot Block Lockout Enable Acquisition Flow................................................................ 17
Absolute Maximum Ratings .......................................................................................... 18
Programmer Interface Mode DC Operating Characteristics......................................... 18
LPC Interface Mode DC Operating Characteristics...................................................... 19
Power-up Timing........................................................................................................... 19
Capacitance .................................................................................................................. 19
General Purpose Inputs Register .................................................................................8
Product Identification Registers ....................................................................................9
Operating Mode Selection - Programmer Mode .........................................................10
Operating Mode Selection - LPC Mode ......................................................................10
Standard LPC Memory Cycle Definition .....................................................................11
512K × 8 CMOS FLASH MEMORY
- 1 -
WITH LPC INTERFACE
W39V040A Data Sheet
Publication Release Date: June 21, 2005
Revision A6

Related parts for W39V040AP

W39V040AP Summary of contents

Page 1

... Boot Block Lockout Enable Acquisition Flow................................................................ CHARACTERISTICS .......................................................................................................... 18 7.1 Absolute Maximum Ratings .......................................................................................... 18 7.2 Programmer Interface Mode DC Operating Characteristics......................................... 18 7.3 LPC Interface Mode DC Operating Characteristics...................................................... 19 7.4 Power-up Timing........................................................................................................... 19 7.5 Capacitance .................................................................................................................. 19 W39V040A Data Sheet 512K × 8 CMOS FLASH MEMORY WITH LPC INTERFACE Publication Release Date: June 21, 2005 - 1 - Revision A6 ...

Page 2

PROGRAMMER INTERFACE MODE AC CHARACTERISTICS ............................................. 20 8.1 AC Test Conditions ....................................................................................................... 20 8.2 AC Test Load and Waveform ....................................................................................... CHARACTERISTICS .......................................................................................................... 21 9.1 Read Cycle Timing Parameters.................................................................................... 21 9.2 Write Cycle Timing Parameters .................................................................................... 21 ...

Page 3

... This device can operate at two modes, Programmer bus interface mode and LPC bus interface mode the Programmer interface mode, it acts like the traditional flash but with a multiplexed address inputs. But in the LPC interface mode, this device complies with the Intel LPC specification ...

Page 4

PIN CONFIGURATIONS A7(GPI1) A6(GPI0) A5(#WP) A4(#TBL) A3(RSV) A2(RSV) A1(RSV) A0(RSV) DQ0(LAD0 MODE 5 A10(GPI4) 6 R/#C(CLK #RESET 10 A9(GPI3 A8(GPI2) A7(GPI1) 13 ...

Page 5

BLOCK DIAGRAM #WP #TBL LPC CLK Interface LAD[3:0] #LFRAME IC #INIT #RESET R/#C A[10:0] Program- mer DQ[7:0] Interface #OE #WE 5. PIN DESCRIPTION INTERFACE SYM. PGM MODE * #RESET * #INIT #TBL #WP CLK GPI[4:0] ID[3:0] LAD[3:0] #LFRAM R/#C ...

Page 6

... Programmer mode; while the MODE pin is set to low DD position the LPC mode. In Programmer mode, this device just behaves like traditional flash parts with 8 data lines. But the row and column address inputs are multiplexed. The row address is mapped to the higher internal address A[18:11] ...

Page 7

On the other hand, if the DQ2 is "1", it means the #TBL pin is tied to low state, then boot block is locked no matter how the software is set. Like the DQ2, the DQ3 ...

Page 8

Hardware Data Protection The integrity of the data stored in the W39V040A is also hardware protected in the following ways: (1) Noise/Glitch Protection: A #WE pulse of less than duration will not initiate a write cycle. ...

Page 9

GPI Register BIT 7 − Alternative GPI Register Memory Address Table ID[2:0] PINS 000 001 010 011 100 101 110 111 6.12.2 Product Identification Registers There is an alternative software method (six commands bytes) ...

Page 10

The ROM responds to top 512K byte pages based on the ID pins strapping according to the following table: ID[2:0] PINS 000 001 010 011 100 101 110 111 6.14 Table of Operating Modes 6.14.1 Operating Mode Selection - Programmer ...

Page 11

Standard LPC Memory Cycle Definition NO. OF FIELD CLOCKS Start 1 "0000b" appears on LPC bus to indicate the initial Cycle Type & "010Xb" indicates memory read cycle; while "011xb" indicates memory write 1 Dir cycle. "X" mean don't ...

Page 12

SA = 7XXXXh for Unique Sector7 (Boot Sector 6XXXXh for Unique Sector6 SA = 5XXXXh for Unique Sector5 SA = 4XXXXh for Unique Sector4 6. PA: Page Address PA = 7FXXXh for Page 15 in Sector 7 PA ...

Page 13

Embedded Programming Algorithm Increment Address Program Command Sequence (Address/Command): Start Write Program Command Sequence (see below) #Data Polling/ Toggle bit No Last Address ? Yes Programming Completed 5555H/AAH 2AAAH/55H 5555H/A0H Program Address/Program Data Publication Release Date: June 21, 2005 ...

Page 14

Embedded Erase Algorithm Write Erase Command Sequence #Data Polling or Toggle Bit Successfully Completed Chip Erase Command Sequence (Address/Command): 5555H/AAH 2AAAH/55H 5555H/80H 5555H/AAH 2AAAH/55H 5555H/10H Start (see below) Erasure Completed Individual Sector Erase Command Sequence (Address/Command): 5555H/AAH 2AAAH/55H 5555H/80H ...

Page 15

Embedded #Data Polling Algorithm Read Byte (DQ0 - DQ7) Address = VA No DQ7 = Data 6.19 Embedded Toggle Bit Algorithm Start VA = Byte address for programming = Any of the sector addresses within the sector being erased ...

Page 16

Software Product Identification and Boot Block Lockout Detection Acquisition Flow Product Identification Entry (1) Load data AA to address 5555 Load data 55 to address 2AAA Load data 90 to address 5555 μ Pause 10 S Notes for software ...

Page 17

Boot Block Lockout Enable Acquisition Flow Boot Block Lockout Feature Set Flow Load data AA to address 5555 Load data 55 to address 2AAA Load data 80 to address 5555 Load data AA to address 5555 Load data 55 ...

Page 18

DC CHARACTERISTICS 7.1 Absolute Maximum Ratings PARAMETER Power Supply Voltage Operating Temperature Storage Temperature D.C. Voltage on Any Pin to Ground Potential Transient Voltage (<20 nS) on Any Pin to Ground Potential Note: Exposure to conditions ...

Page 19

LPC Interface Mode DC Operating Characteristics = 3.3V ± 0.3V ° 0V PARAMETER SYM. Power Supply Current I CC CMOS Standby Isb1 Current TTL Standby Current Isb2 ...

Page 20

PROGRAMMER INTERFACE MODE AC CHARACTERISTICS 8.1 AC Test Conditions PARAMETER Input Pulse Levels Input Rise/Fall Time Input/Output Timing Level Output Load 8.2 AC Test Load and Waveform D OUT 30 pF (Including Jig and Scope) 1 TTL Gate and ...

Page 21

AC CHARACTERISTICS 9.1 Read Cycle Timing Parameters = 3.3V ± 0.3V ° 0V PARAMETER Read Cycle Time Row/Column Address Set Up Time Row/Column Address Hold Time Address ...

Page 22

TIMING WAVEFORMS FOR PROGRAMMER INTERFACE MODE 10.1 Read Cycle Timing Diagram #RESET T RST A[10:0] R/# #WE #OE High-Z DQ[7:0] 10.2 Write Cycle Timing Diagram T RST #RESET Column Address A[10: R/#C #OE #WE DQ[7:0] ...

Page 23

Timing Waveforms for Programmer Interface Mode, continued 10.3 Program Cycle Timing Diagram A[10:0] 5555 (Internal A[18:0]) DQ[7:0] R/#C # #WE Byte 0 Note: The internal address A[18:0] are converted from external Column/Row address Column/Row Address are mapped to ...

Page 24

Timing Waveforms for Programmer Interface Mode, continued 10.5 Toggle Bit Timing Diagram A[10:0] R/#C #WE #OE DQ6 10.6 Boot Block Lockout Enable Timing Diagram A[10:0] 5555 (Internal A[18:0]) DQ[7:0] AA R/#C # #WE T WPH SB0 Note: The ...

Page 25

Timing Waveforms for Programmer Interface Mode, continued 10.7 Chip Erase Diagram Six-byte code for 3.3V-only software chip erase A[10:0] 5555 (Internal A[18:0]) AA DQ[7:0] R/#C # #WE T SB0 Note: The internal address A[18:0] are converted from external ...

Page 26

LPC INTERFACE MODE AC CHARACTERISTICS 11.1 AC Test Conditions PARAMETER Input Pulse Levels Input Rise/Fall Slew Rate Input/Output Timing Level Output Load 11.2 Read/Write Cycle Timing Parameters = 3.3V ± 0.3V ° ...

Page 27

TIMING WAVEFORMS FOR LPC INTERFACE MODE 12.1 Read Cycle Timing Diagram CLK #RESET #LFRAM Memory Read Start Cycle 0000b A[31:28] A[27:24] 010Xb LAD[3:0] 1 Clock 1 Clock 12.2 Write Cycle Timing Diagram CLK #RESET #LFRAM Memory Write Start Cycle ...

Page 28

Timing Waveforms for LPC Interface Mode, continued 12.3 Program Cycle Timing Diagram CLK #RESET #LFRAM Memory Write 1st Start Cycle LAD[3:0] 0000b XXXXb 011Xb 1 Clock 1 Clock CLK #RESET #LFRAM Memory Write 2nd Start Cycle 0000b XXXXb 011Xb LAD[3:0] ...

Page 29

Timing Waveforms for LPC Interface Mode, continued 12.4 #DATA Polling Timing Diagram CLK #RESET #LFRAM Memory Write Cycle 1st Start LAD[3:0] 0000b 011Xb A[31:28] A[27:24] 1 Clock 1 Clock CLK #RESET #LFRAM Memory Read Start Cycle 0000b XXXXb 010Xb XXXXb ...

Page 30

Timing Waveforms for LPC Interface Mode, continued 12.5 Toggle Bit Timing Diagram CLK #RESET #LFRAM Memory Write Cycle 1st Start 0000b LAD[3:0] 011Xb XXXXb 1 Clock 1 Clock CLK #RESET #LFRAM Memory Read Start Cycle 0000b 010Xb XXXXb LAD[3:0] 1 ...

Page 31

Timing Waveforms for LPC Interface Mode, continued 12.6 Boot Block Lockout Enable Timing Diagram CLK #RESET #LFRAM Memory Write Cycle 1st Start LAD[3:0 0000b XXXXb 011Xb ] 1 Clock 1 Clock CLK #RESET #LFRAM Memory Write Cycle 2nd Start 0000b ...

Page 32

Timing Waveforms for LPC Interface Mode, continued 12.7 Chip Erase Timing Diagram CLK #RESET #LFRAM Memory Write Cycle 1st Start LAD[3:0] 0000b XXXXb 011Xb 1 Clock 1 Clock CLK #RESET #LFRAM Memory Write Cycle 2nd Start LAD[3:0] 0000b 011Xb XXXXb ...

Page 33

Timing Waveforms for LPC Interface Mode, continued 12.8 Sector Erase Timing Diagram CLK #RESET #LFRAM Memory Write Cycle 1st Start 0000b LAD[3:0] 011Xb XXXXb 1 Clock 1 Clock CLK #RESET #LFRAM Memory Write 2nd Start Cycle 0000b 011Xb XXXXb LAD[3:0] ...

Page 34

Timing Waveforms for LPC Interface Mode, continued 12.9 Page Erase Timing Diagram CLK #RESET #LFRAM Memory Write Cycle 1st Start 0000b XXXXb LAD[3:0] 011Xb 1 Clock 1 Clock CLK #RESET #LFRAM Memory Write Cycle 2nd Start 0000b 011Xb XXXXb LAD[3:0] ...

Page 35

Timing Waveforms for LPC Interface Mode, continued 12.10 GPI Register Readout Timing Diagram CLK #RESET #LFRAM Memory Read Start Cycle 0000b 010Xb 1111b LAD[3:0] 1111b Load Address "FFBXE100(hex)" Clock 1 Clock Note: Read the DQ[4:0] to ...

Page 36

... TIME PART NO. (NS) W39V040AP W39V040AQ W39V040AT W39V040APZ W39V040AQZ W39V040ATZ Notes: 1. Winbond reserves the right to make changes to its products without prior notice. 2. Purchasers are responsible for performing appropriate quality assurance testing on products intended for use in applications where personal injury might occur as a consequence of product failure. ...

Page 37

... Seating Plane G E 15.2 32L STSOP mm θ Symbol Notes: 1. Dimensions D & not include interlead flash Dimension b1 does not include dambar protrusion/intrusio 3. Controlling dimension: Inches 4. General appearance spec. should be based on final Symbol Publication Release Date: June 21, 2005 - 37 - W39V040A Dimension in Inches Dimension in mm Min ...

Page 38

Package Dimensions, continued 15.3 40L TSOP ( mm) 16. REVISION HISTORY VERSION DATE A1 Oct. 8, 2002 A2 Dec. 16, 2002 A3 Nov. 19, 2003 A4 Sep. 14, 2004 1, 2, 34, 36 Add Lead free part ...

Page 39

Winbond products are not designed, intended, authorized or warranted for use as components in systems or equipment intended for surgical implantation, atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, or for other ...

Related keywords