M24C08-WDW6T STMicroelectronics, M24C08-WDW6T Datasheet - Page 13

no-image

M24C08-WDW6T

Manufacturer Part Number
M24C08-WDW6T
Description
Manufacturer
STMicroelectronics
Datasheet

Specifications of M24C08-WDW6T

Density
8Kb
Interface Type
Serial (I2C)
Organization
1Kx8
Access Time (max)
900ns
Frequency (max)
400KHz
Write Protection
Yes
Data Retention
40Year
Operating Supply Voltage (typ)
3.3/5V
Package Type
TSSOP
Operating Temp Range
-40C to 85C
Supply Current
2mA
Operating Supply Voltage (min)
2.5V
Operating Supply Voltage (max)
5.5V
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
8
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M24C08-WDW6T
Manufacturer:
IR
Quantity:
61
Part Number:
M24C08-WDW6T
Manufacturer:
ST
0
Part Number:
M24C08-WDW6T
Manufacturer:
ST
Quantity:
20 000
Company:
Part Number:
M24C08-WDW6T
Quantity:
30 000
Part Number:
M24C08-WDW6TP
Manufacturer:
ST
Quantity:
181
Part Number:
M24C08-WDW6TP
Manufacturer:
ST-PB
Quantity:
236
Part Number:
M24C08-WDW6TP
Manufacturer:
ST
0
Part Number:
M24C08-WDW6TP
Manufacturer:
ST
Quantity:
180
Part Number:
M24C08-WDW6TP
Manufacturer:
STM
Quantity:
20 000
Part Number:
M24C08-WDW6TR
Manufacturer:
ST
0
M24C16, M24C08, M24C04, M24C02, M24C01
3.6
3.6.1
Figure 6.
Write operations
Following a Start condition the bus master sends a Device Select Code with the Read/Write
bit (RW) reset to 0. The device acknowledges this, as shown in
address byte. The device responds to the address byte with an acknowledge bit, and then
waits for the data byte.
When the bus master generates a Stop condition immediately after the Ack bit (in the “10
bit” time slot), either at the end of a Byte Write or a Page Write, the internal Write cycle is
triggered. A Stop condition at any other time slot does not trigger the internal Write cycle.
During the internal Write cycle, Serial Data (SDA) and Serial Clock (SCL) are ignored, and
the device does not respond to any requests.
Byte Write
After the Device Select code and the address byte, the bus master sends one data byte. If
the addressed location is Write-protected, by Write Control (WC) being driven High (during
the period from the Start condition until the end of the address byte), the device replies to
the data byte with NoAck, as shown in
the addressed location is not Write-protected, the device replies with Ack. The bus master
terminates the transfer by generating a Stop condition, as shown in
WC
Byte Write
WC
Page Write
WC (cont'd)
Page Write
(cont'd)
Write mode sequences with WC = 1 (data write inhibited)
NO ACK
DEV SEL
DEV SEL
DATA IN N
R/W
R/W
ACK
ACK
NO ACK
BYTE ADDR
BYTE ADDR
Figure
6, and the location is not modified. If, instead,
ACK
ACK
DATA IN 1
DATA IN
NO ACK
NO ACK
Figure
DATA IN 2
Figure
7, and waits for an
NO ACK
Device operation
7.
DATA IN 3
AI02803C
13/33
th

Related parts for M24C08-WDW6T