CAT25C64S-TE13 ON Semiconductor, CAT25C64S-TE13 Datasheet - Page 7

no-image

CAT25C64S-TE13

Manufacturer Part Number
CAT25C64S-TE13
Description
Manufacturer
ON Semiconductor
Datasheet

Specifications of CAT25C64S-TE13

Density
64Kb
Interface Type
Serial (SPI)
Organization
8Kx8
Access Time (max)
250ns
Frequency (max)
3MHz
Write Protection
Yes
Data Retention
100Year
Operating Supply Voltage (typ)
3.3/5V
Package Type
SOIC
Operating Temp Range
0C to 70C
Supply Current
10mA
Operating Supply Voltage (min)
2.5V
Operating Supply Voltage (max)
6V
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
8
Lead Free Status / Rohs Status
Not Compliant
Figure 4. Read Instruction Timing
READ Sequence
The part is selected by pulling CS low. The 8-bit read
instruction is transmitted to the CAT25C32/64, fol-
lowed by the 16-bit address(the three Most Significant
Bits are don’t care for 25C64 and four most significant
bits are don't care for 25C32).
After the correct read instruction and address are sent,
the data stored in the memory at the selected address
is shifted out on the SO pin. The data stored in the
memory at the next address can be read sequentially
by continuing to provide clock pulses. The internal
address pointer is automatically incremented to the
next higher address after each byte of data is shifted
out. When the highest address (1FFFh for 25C64 and
FFFh for 25C32) is reached, the address counter rolls
over to 0000h allowing the read cycle to be continued
indefinitely. The readoperation is terminated by pulling
the CS high.
To read the status register, RDSR instruction should be
Figure 5. RDSR Instruction Timing
Note: Dashed Line= mode (1, 1) — — — —
© 2005 by Catalyst Semiconductor, Inc.
Characteristics subject to change without notice
SO
Note: Dashed Line= mode (1, 1) — — — —
CS
SK
SI
CS
SCK
SO
SI
*Please check the instruction set table for address
0
0
0
0
1
0
0
2
0
1
0
OPCODE
3
HIGH IMPEDANCE
OPCODE
0
0
4
2
0
HIGH IMPEDANCE
5
0
3
1
6
0
1
4
7
8
1
5
9
BYTE ADDRESS*
6
0
10
7
1
7
sent. The contents of the status register are shifted out on
the SO line. The status register may be read at any time
even during a write cycle. Read sequece is illustrated in
Figure 4. Reading status register is illustrated in Figure 5.
WRITE Sequence
The CAT25C32/64 powers up in a Write Disable state. Prior
to any write instructions, the WREN instruction must be
sent to CAT25C32/64. The device goes into Write enable
state by pulling the CS low and then clocking the WREN
instruction into CAT25C32/64. The CS must be brought
high after the WREN instruction to enable writes to the
device. If the write operation is initiated immediately after
the WREN instruction without CS being brought high, the
data will not be written to thearray because the write enable
latch will not have been properly set. Also, for a successful
write operation the address of the memory location(s) to be
programmed must be outside the protected address field
location selected by the block protection level.
20
MSB
21
8
7
22
9
6
23
24
10
MSB
5
7
25
6
11
4
26
DATA OUT
5
12
27
3
DATA OUT
4
28
3
13
2
29
2
14
1
30
CAT25C32/64
1
Doc. No. 1001, Rev. J
0
0

Related parts for CAT25C64S-TE13