APA075-TQ100I MICROSEMI, APA075-TQ100I Datasheet - Page 172

no-image

APA075-TQ100I

Manufacturer Part Number
APA075-TQ100I
Description
Manufacturer
MICROSEMI
Datasheet

Specifications of APA075-TQ100I

Family Name
ProASICPLUS®
Number Of Usable Gates
75000
# Registers
3072
# I/os (max)
66
Frequency (max)
180MHz
Process Technology
0.22um (CMOS)
Operating Supply Voltage (typ)
2.5V
Ram Bits
27648
Device System Gates
75000
Operating Supply Voltage (min)
2.3V
Operating Supply Voltage (max)
2.7V
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
100
Package Type
TQFP
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
APA075-TQ100I
Manufacturer:
ACTEL
Quantity:
1
Part Number:
APA075-TQ100I
Manufacturer:
Microsemi SoC
Quantity:
10 000
4 -4
Previous version
v3.2
v3.1
v3.0
v2.0
ProASIC
PLUS
Flash Family FPGAs
The
Figure 2-11 • PLL Block – Top-Level View and Detailed PLL Block Diagram
Table 2-7 • Clock-Conditioning Circuitry MUX Settings
Figure 2-17 • Using the PLL for Clock Deskewing
The
Figure 2-23 • Tristate Buffer Delays
In the
The
The
The datasheet was updated to include references to guidelines concerning the use of certain
ProASIC
In
Figure 2-5 • Core Cell Coordinates for the APA1000
The V
= 2.5 V ±0.2 V) Applies to Military Temperature and MIL-STD-883B Temperature Only
changed from 0.3 to –0.3.
In the
In the
and the –F maximum changed to 0.8.
The
The
The
The
Table 2-2 • Array Coordinates
Figure 2-5 • Core Cell Coordinates for the APA1000
Figure 2-8 • LVPECL High and Low Threshold Values
The
The
The
Figure 2-11 • PLL Block – Top-Level View and Detailed PLL Block Diagram
17 • Using the PLL for Clock Deskewing
The
Figure 2-22 • Multi-Port Memory Usage
The
The
The
Applies to Military Temperature and MIL-STD-883B Temperature Only
The
The
The"Input Buffer Delays" section
"Global Routing Skew" section
The"Sample Macrocell Library Listing" section
The
Changes in current version (v5.9)
Table 2-2 • Array
Introduction section
"ProASIC
"PLL Electrical Specifications" section
"Programming, Storage, and Operating Limits" section
"Recommended Design Practice for VPN/VPP" section
Table 1 • ProASICPLUS Product Profile
"Ordering Information" section
"Plastic Device Resources" section
"ProASIC
"Physical Implementation" section
"Functional Description" section
"PLL Electrical Specifications" section
"Calculating Typical Power Dissipation" section
"Nominal Supply Voltages’ section
"Tristate Buffer Delays" section
"Output Buffer Delays" section
"Pin Description" section
Table 2-24 • DC Electrical Specifications (V
IL
"Calculating Typical Power Dissipation"
"Output Buffer Delays"
"Sample Macrocell Library Listing"
Minimum in the
PLUS
I/O standards.
PLUS
PLUS
Clock Management System" section
Architecture" section
Coordinates, the Memory Rows – Bottom coordinates were changed.
Table 2-24 • DC Electrical Specifications (V
in the
was updated.
section, the OB25LPLL t
"ProASIC
was updated.
was updated.
was updated.
was updated.
was updated.
was updated.
was updated.
was updated.
was updated.
was updated.
was updated.
was updated.
PLUS
section, the AND2 Standard maximum changed to 0.7
was updated.
were updated.
was updated.
was updated.
was updated.
v5.9
Clock Management System" section
section, P9 was changed to 7.5 mW.
was updated.
DDP
was updated.
was updated.
= 3.3 V ±0.3 V and V
is new.
was updated.
is new.
DHL
was updated.
is new.
Standard changed to 5.3.
was updated.
was updated.
DDP
was updated.
= 3.3 V ±0.3 V and V
was updated.
DD
through
= 2.5 V ±0.2 V)
was updated.
Figure 2-
was
DD
2-11
Page
2-10
2-11
2-12
2-16
2-18
2-42
2-28
2-31
2-74
2-38
2-44
2-51
2-13
2-10
2-10
2-10
2-18
2-24
2-28
1-34
2-38
2-42
2-44
2-46
2-50
2-51
2-73
2-5
2-5
1-2
2-5
2-7
to
ii
ii
i
2-16

Related parts for APA075-TQ100I