M28W640FST70ZA6 Micron Technology Inc, M28W640FST70ZA6 Datasheet - Page 16

no-image

M28W640FST70ZA6

Manufacturer Part Number
M28W640FST70ZA6
Description
Manufacturer
Micron Technology Inc
Datasheet

Specifications of M28W640FST70ZA6

Cell Type
NOR
Density
64Mb
Access Time (max)
70ns
Interface Type
Parallel
Boot Type
Top
Address Bus
22b
Operating Supply Voltage (typ)
3/3.3V
Operating Temp Range
-40C to 85C
Package Type
TBGA
Sync/async
Asynchronous
Operating Temperature Classification
Industrial
Operating Supply Voltage (min)
2.7V
Operating Supply Voltage (max)
3.6V
Word Size
16b
Number Of Words
4M
Supply Current
18mA
Mounting
Surface Mount
Pin Count
64
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M28W640FST70ZA6
Manufacturer:
ST
0
Part Number:
M28W640FST70ZA6.
Manufacturer:
ST
0
Part Number:
M28W640FST70ZA6E
Manufacturer:
MICRON
Quantity:
7 466
Part Number:
M28W640FST70ZA6E
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
M28W640FST70ZA6E
Manufacturer:
ST
Quantity:
20 000
Part Number:
M28W640FST70ZA6F
Manufacturer:
ST
0
Company:
Part Number:
M28W640FST70ZA6F
Quantity:
797
Bus operations
3
3.1
3.2
3.3
3.4
16/76
Bus operations
There are six standard bus operations that control the device. These are Bus Read, Bus
Write, Output Disable, Standby, Automatic Standby and Reset. See
for a summary.
Typically glitches of less than 5ns on Chip Enable or Write Enable are ignored by the
memory and do not affect bus operations.
Read
Read Bus operations are used to output the contents of the Memory Array, the Electronic
Signature, the Status Register and the Common Flash Interface. Both Chip Enable and
Output Enable must be at V
should be used to enable the device. Output Enable should be used to gate data onto the
output. The data read depends on the previous command written to the memory (see
Section 6: Command
characteristics, for details of when the output becomes valid.
Read mode is the default state of the device when exiting Reset or after power-up.
Write
Bus Write operations write Commands to the memory or latch Input Data to be
programmed. A write operation is initiated when Chip Enable and Write Enable are at V
with Output Enable at V
edge of Write Enable or Chip Enable, whichever occurs first.
See
Characteristics, for details of the timing requirements.
Output Disable
The data outputs are high impedance when the Output Enable is at V
Standby
Standby disables most of the internal circuitry allowing a substantial reduction of the current
consumption. The memory is in stand-by when Chip Enable is at V
read mode. The power consumption is reduced to the stand-by level and the outputs are set
to high impedance, independently from the Output Enable or Write Enable inputs. If Chip
Enable switches to V
mode when finished.
Figure 13
and
Figure
IH
Interface). See
during a program or erase operation, the device enters Standby
IH
. Commands, Input Data and Addresses are latched on the rising
14, Write AC Waveforms, and
IL
in order to perform a read operation. The Chip Enable input
Figure 12: Read ac
waveforms, and
Table 16
M28WxxxFS, M28WxxxFSU
and
IH
Table 3: Bus
and the device is in
IH
Table
.
Table 15: Read ac
17, Write AC
operations,
IL

Related parts for M28W640FST70ZA6