NCN6001DTBR2 ON Semiconductor, NCN6001DTBR2 Datasheet - Page 21

no-image

NCN6001DTBR2

Manufacturer Part Number
NCN6001DTBR2
Description
IC INTERFACE SMART CARD 20TSSOP
Manufacturer
ON Semiconductor
Datasheet

Specifications of NCN6001DTBR2

Applications
Smart Card
Interface
Microcontroller
Voltage - Supply
2.75 V ~ 5.5 V
Package / Case
20-TSSOP
Mounting Type
Surface Mount
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
NCN6001DTBR2OSTR

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
NCN6001DTBR2
Manufacturer:
ON Semiconductor
Quantity:
1
Part Number:
NCN6001DTBR2G
Manufacturer:
ON
Quantity:
2 462
Part Number:
NCN6001DTBR2G
Manufacturer:
ON/安森美
Quantity:
20 000
Company:
Part Number:
NCN6001DTBR2G
Quantity:
1 600
Company:
Part Number:
NCN6001DTBR2G
Quantity:
2 250
the internal shift register is latched on the positive going
have an individual physical address, the system can control
several of these chips by sending the data content within the
same CS frame as depicted in Figure 14. The bits are
decoded on the fly and the related sub blocks are updated
accordingly. According to the SPI general specification, no
code or activity will be transferred to any chip when the CS
is High.
Special Mode
Normal Mode
When the eight bits transfer is completed, the content of
Since the four chips present in the Asynchronous Bank
ADDRESS
SET_VCC
SET_RST
SET_CLK
DECODE
SPI_CLK
MOSI
MISO
MISO
CS
MPU Enables
Clock
MISO Line = High Impedance
MISO Line = High Impedance
MSB
B7
ADDRESS
CHIP
Figure 15. Programming Sequence, Chip Address = $03
B6
B5
Figure 14. Basic Multi Command SPI Bytes
Chip Nx
B4
Normal Mode: MISO is synchronized with
the SPI_CLK Negative going slope
AND CONTROL
COMMAND
B3
Select Chip from SYNCHRONOUS Bank
http://onsemi.com
B2
B1
21
B0
edge of the CS signal and the NCN6001 related functions are
updated accordingly.
MOSI line, the CLK_SPI sequence must be separated by at
least one half positive period of this clock (see td
parameter).
illustrate the SPI communication protocol (source:
NCN6001 demo board).
LSB
When two SPI bytes are sequentially transferred on the
The oscillograms shown in Figure 15 and Figure 16
tdclk
MSB
B7
B6
B5
B4
Chip Ny
Special Mode: MISO
is synchronized with
the SPI_CLK Positive
going slope
B3
B2
B1
B0
LSB
clk

Related parts for NCN6001DTBR2