CS4954-CQZ Cirrus Logic Inc, CS4954-CQZ Datasheet - Page 35

IC VIDEO ENCODER NTSC/PAL 48TQFP

CS4954-CQZ

Manufacturer Part Number
CS4954-CQZ
Description
IC VIDEO ENCODER NTSC/PAL 48TQFP
Manufacturer
Cirrus Logic Inc
Type
Video Encoderr
Datasheet

Specifications of CS4954-CQZ

Package / Case
48-TQFP, 48-VQFP
Voltage - Supply, Analog
3.15 V ~ 5.25 V
Voltage - Supply, Digital
3.15 V ~ 5.25 V
Mounting Type
Surface Mount
Operating Supply Voltage
3.3 V / 5 V
Supply Current
70 mA
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Number Of Channels
2
Resolution
10 bit
Snr
70 dB
Input Format
Digital
Output Format
Analog
Supply Voltage Range
3.15V To 3.45V
Operating Temperature Range
-40°C To +85°C
Tv / Video Case Style
TQFP
No. Of Pins
48
Tv / Video Type
Encoder
Rohs Compliant
Yes
Filter Terminals
SMD
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
CDB4955A - EVALUATION BOARD FOR CS4955A
Applications
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
598-1682

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS4954-CQZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
CS4954-CQZ
Manufacturer:
CIRRUS
Quantity:
20 000
Company:
Part Number:
CS4954-CQZ
Quantity:
677
Part Number:
CS4954-CQZR
Manufacturer:
NXP
Quantity:
11 000
Part Number:
CS4954-CQZR
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
CS4954-CQZR
Manufacturer:
CIRRUS
Quantity:
20 000
Company:
Part Number:
CS4954-CQZR
Quantity:
278
must be tied to ground. PDAT [7:0] are available to
be used for GPIO operation in I²C host interface
8.1.2 8-bit Parallel Interface
The CS4954/5 is equipped with a full 8-bit parallel
microprocessor write and read control port. Along
with the PDAT [7:0] pins, the control port interface
is comprised of host read (RD) and host write (WR)
active low strobes and host address enable
(ADDR), which, when low, enables unique address
register accesses. The control port is used to access
internal registers which configure the CS4954/5 for
various modes of operation. The internal registers
are uniquely addressed via an address register. The
DS278F6
SDA
SCL
Start
A
WR
RD
Address
Figure 27. 8-bit Parallel Host Port Timing: Read-Write/Write-Read Cycle
1-7
Note: I²C transfers data always with MSB first, LSB last
R/W
8
ACK
T
9
rec
Figure 26. I²C Protocol
1-7
Data
8
mode. For 3.3 V operation it is necessary to have
the appropriate level shifting for I²C signals.
address register is accessed during a host write cy-
cle when the WR and ADDR pins set low. Host
write cycles with ADDR set high will write 8-bit
data to the PDAT [7:0] pins into the register cur-
rently selected by the address register. Likewise
read cycles occuring with RD set low and ADDR
set high will return the register contents selected by
the address register. Reference the detailed electri-
cal timing parameter section of this data sheet for
exact host parallel interface timing characteristics
and specifications.
ACK
9
1-7
T
rec
Data ACK
8
CS4954 CS4955
9
Stop
P
35

Related parts for CS4954-CQZ