MCIMX536AVV8C Freescale Semiconductor, MCIMX536AVV8C Datasheet - Page 87

no-image

MCIMX536AVV8C

Manufacturer Part Number
MCIMX536AVV8C
Description
IC, 32-BIT MPU, 800 MHz, 529-BGA
Manufacturer
Freescale Semiconductor
Series
ARM Cortex-A8r
Datasheets

Specifications of MCIMX536AVV8C

Core Size
32bit
Program Memory Size
288KB
Cpu Speed
800MHz
Digital Ic Case Style
BGA
No. Of Pins
529
Supply Voltage Range
0.8V To 1.15V
Lead Free Status / Rohs Status
Supplier Unconfirmed

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCIMX536AVV8C
Manufacturer:
ON
Quantity:
670
Part Number:
MCIMX536AVV8C
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MCIMX536AVV8C2
Manufacturer:
NXP
Quantity:
201
4.7.8.6
4.7.8.6.1
The IPU uses four control signals and data to operate a standard synchronous interface:
All synchronous display controls are generated on the base of an internally generated “local start point”.
The synchronous display controls can be placed on time axis with DI’s offset, up and down parameters.
The display access can be whole number of DI clock (Tdiclk) only. The IPP_DATA can not be moved
relative to the local start point.
4.7.8.6.2
Figure 45
signals are shown with negative polarity. The sequence of events for active matrix interface timing is:
Freescale Semiconductor
VSYNC
HSYNC
IPP_DISP_CLK
HSYNC
DRDY
IPP_DISP_CLK—Clock to display
HSYNC—Horizontal synchronization
VSYNC—Vertical synchronization
DRDY—Active data
DI_CLK internal DI clock, used for calculation of other controls.
IPP_DISP_CLK latches data into the panel on its negative edge (when positive polarity is
selected). In active mode, IPP_DISP_CLK runs continuously.
HSYNC causes the panel to start a new line. (Usually IPP_PIN_2 is used as HSYNC.)
VSYNC causes the panel to start a new frame. It always encompasses at least one HSYNC pulse.
(Usually IPP_PIN_3 is used as VSYNC.)
DRDY acts like an output enable signal to the CRT display. This output enables the data to be
shifted onto the display. When disabled, the data is invalid and the trace is off.
(DRDY can be used either synchronous or asynchronous generic purpose pin as well.)
IPP_DATA
depicts the LCD interface timing for a generic active matrix color TFT panel. In this figure
Synchronous Interfaces to Standard Active Matrix TFT LCD Panels
IPU Display Operating Signals
LCD Interface Functional Description
Figure 45. Interface Timing Diagram for TFT (Active Matrix) Panels
i.MX53xA Automotive and Infotainment Applications Processors, Rev. 1
LINE 1
1
LINE 2
2
LINE 3
3
LINE 4
LINE n-1
m–1
Electrical Characteristics
LINE n
m
87

Related parts for MCIMX536AVV8C